Design of energy-efficient and robust ternary circuits for nanotechnology

被引:185
|
作者
Moaiyeri, M. H. [1 ,2 ]
Doostaregan, A. [2 ]
Navi, K. [1 ,2 ]
机构
[1] Shahid Beheshti Univ, Fac Elect & Comp Engn, GC, Tehran, Iran
[2] Shahid Beheshti Univ, Nanotechnol & Quantum Comp Lab, GC, Tehran, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; MULTIPLE-VALUED LOGIC; COMPACT SPICE MODEL; LOW-POWER; FULL ADDERS; CMOS; PERFORMANCE; DEVICE; GATE;
D O I
10.1049/iet-cds.2010.0340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-performance ternary circuits for nanotechnology are presented here. Each of these carbon nanotube field-effect transistor (CNFET)-based circuits implements all the possible kinds of ternary logic, including negative, positive and standard ternary logics, in one structure. The proposed designs have good driving capability and large noise margins and are robust. These circuits are designed based on the unique properties of CNFETs, such as the capability of setting the desired threshold voltage by changing the diameters of the nanotubes. This property of CNFETs makes them very suitable for the multiple-V-t design method. The proposed circuits are simulated exhaustively, using Synopsys HSPICE with 32 nm-CNFET technology in various test situations and different supply voltages. Simulation results demonstrate great improvements in terms of speed, power consumption and insusceptibility to process variations with respect to other conventional and state-of-the-art 32 nm complementary metal-oxide semiconductor and CNFET-based ternary circuits. For instance at 0.9 V, the proposed ternary logic and arithmetic circuits consume on average 53 and 40% less energy, respectively, compared to the CNFET-based ternary logic and arithmetic circuits, recently proposed in the literature.
引用
收藏
页码:285 / 296
页数:12
相关论文
共 50 条
  • [1] An energy-efficient design of ternary SRAM using GNRFETs
    Orouji, Maedeh
    Abbasian, Erfan
    Gholipour, Morteza
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (04) : 632 - 646
  • [2] Evolutionary design for energy-efficient approximate digital circuits
    Norouzi, Hamed
    Salehi, Mostafa E.
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 57 : 52 - 64
  • [3] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [4] Advances in Design of Energy-Efficient Circuits and Systems (Second Issue)
    Macii, Enrico
    Narayanan, Vijaykrishnan
    Roy, Kaushik
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 205 - 207
  • [5] Advances in Design of Energy-Efficient Circuits and Systems (First Issue)
    Macii, Enrico
    Narayanan, Vijaykrishnan
    Roy, Kaushik
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (02) : 73 - 75
  • [6] ROBUST ENERGY-EFFICIENT TRANSMIT DESIGN FOR MISOME WIRETAP CHANNELS
    Mei, Weidong
    Chen, Zhi
    Fang, Jun
    2016 IEEE GLOBAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (GLOBALSIP), 2016, : 981 - 985
  • [7] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2020, 39 : 3265 - 3288
  • [8] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (07) : 3265 - 3288
  • [9] Energy-efficient Adaptive Circuits and Systems
    Mukhopadhyay, Saibal
    Chatterjee, Abhijit
    Yalamanchili, Sudhakar
    Ghosh, Swaroop
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LIX - LX
  • [10] Impact of array data flow analysis on the design of energy-efficient circuits
    Hillers, M.
    Nebel, W.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 117 - 126