Design of energy-efficient and robust ternary circuits for nanotechnology

被引:185
|
作者
Moaiyeri, M. H. [1 ,2 ]
Doostaregan, A. [2 ]
Navi, K. [1 ,2 ]
机构
[1] Shahid Beheshti Univ, Fac Elect & Comp Engn, GC, Tehran, Iran
[2] Shahid Beheshti Univ, Nanotechnol & Quantum Comp Lab, GC, Tehran, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; MULTIPLE-VALUED LOGIC; COMPACT SPICE MODEL; LOW-POWER; FULL ADDERS; CMOS; PERFORMANCE; DEVICE; GATE;
D O I
10.1049/iet-cds.2010.0340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-performance ternary circuits for nanotechnology are presented here. Each of these carbon nanotube field-effect transistor (CNFET)-based circuits implements all the possible kinds of ternary logic, including negative, positive and standard ternary logics, in one structure. The proposed designs have good driving capability and large noise margins and are robust. These circuits are designed based on the unique properties of CNFETs, such as the capability of setting the desired threshold voltage by changing the diameters of the nanotubes. This property of CNFETs makes them very suitable for the multiple-V-t design method. The proposed circuits are simulated exhaustively, using Synopsys HSPICE with 32 nm-CNFET technology in various test situations and different supply voltages. Simulation results demonstrate great improvements in terms of speed, power consumption and insusceptibility to process variations with respect to other conventional and state-of-the-art 32 nm complementary metal-oxide semiconductor and CNFET-based ternary circuits. For instance at 0.9 V, the proposed ternary logic and arithmetic circuits consume on average 53 and 40% less energy, respectively, compared to the CNFET-based ternary logic and arithmetic circuits, recently proposed in the literature.
引用
收藏
页码:285 / 296
页数:12
相关论文
共 50 条
  • [31] Novel CNFET ternary circuit techniques for high-performance and energy-efficient design
    Tabrizchi, Sepehr
    Taheri, MohammadReza
    Navi, Keivan
    Bagherzadeh, Nader
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 193 - 202
  • [32] Energy-efficient design and CNFET implementation of GDI-based ternary prefix adders
    Shanmugam, Kavitha
    Chandrasekaran, Kumar
    Manoharan, Premkumar
    Ravichandran, Sowmya
    PHYSICA SCRIPTA, 2024, 99 (12)
  • [33] Design and control of an energy-efficient process for the separation of benzene/isopropanol/water ternary mixture
    Tsai, Meng-Lin
    Chien, I-Lung
    SEPARATION AND PURIFICATION TECHNOLOGY, 2021, 255
  • [34] Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET
    Khurshid, Tabassum
    Singh, Vikram
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 163
  • [35] Energy-Efficient Design for Logic Circuits Using a Leakage Control Configuration in FinFET Technology
    Ul Haq S.
    Sharma V.K.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (04) : 903 - 911
  • [36] Design of area and energy-efficient digital CMOS FIR filters with approximate adder circuits
    Leonardo Bandeira Soares
    Eduardo Antonio César da Costa
    Sergio Bampi
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 99 - 109
  • [37] Design of area and energy-efficient digital CMOS FIR filters with approximate adder circuits
    Soares, Leonardo Bandeira
    Cesar da Costa, Eduardo Antonio
    Bampi, Sergio
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 99 - 109
  • [38] HVICs for robust energy-efficient motion control
    International Rectifier, El Segundo, CA, United States
    Electron Prod Garden City NY, 2009, 3
  • [39] A Robust Energy-Efficient Framework for Heterogeneous Datacenters
    Manakul, Kittituch
    See, Simon Chong Wee
    Achalakul, Tiranee
    GRID AND DISTRIBUTED COMPUTING, 2011, 261 : 351 - +
  • [40] An energy-efficient ternary interconnection link for asynchronous systems
    Philippe, Jean-Marc
    Kinvi-Boh, Ekue
    Pillement, Sebastien
    Sentieys, Olivier
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1011 - +