Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch

被引:0
|
作者
罗小蓉 [1 ,2 ]
王骁玮 [2 ]
胡刚毅 [1 ]
范远航 [2 ]
周坤 [2 ]
罗尹春 [2 ]
范叶 [2 ]
张正元 [1 ]
梅勇 [1 ]
张波 [2 ]
机构
[1] Science and Technology on Analog Integrated Circuit Laboratory
[2] State Key Laboratory of Electronic Thin Films and Integrated Devices,University of Electronic Science and Technology of
关键词
D O I
暂无
中图分类号
学科分类号
摘要
An improved breakdown voltage(BV) SOI power MOSFET with a reduced cell pitch is proposed and fabricated. Its breakdown characteristics are investigated numerically and experimentally. The MOSFET features dual trenches(DTMOS),an oxide trench between the source and drain regions,and a trench gate extended to the buried oxide(BOX). The proposed device has three merits. First,the oxide trench increases the electric field strength in the x-direction due to the lower permittivity of oxide( εox) than that of Si(εSi). Furthermore,the trench gate,the oxide trench,and the BOX cause multi-directional depletion,improving the electric field distribution and enhancing the RESURF(reduced surface field) effect. Both increase the BV. Second,the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Third,the trench gate not only reduces the on-resistance,but also acts as a field plate to improve the BV. Additionally,the trench gate achieves the isolation between high-voltage devices and the low voltage CMOS devices in a high-voltage integrated circuit(HVIC),effectively saving the chip area and simplifying the isolation process. An 180 V prototype DTMOS with its applied drive IC is fabricated to verify the mechanism.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [21] Breakdown characteristics of SOI LDMOS high voltage devices with variable low k dielectric laye
    IC Design Center, University of Electronic Science and Technology, Chengdu 610054, China
    Pan Tao Ti Hsueh Pao, 2006, 5 (881-885):
  • [22] A new analytical model for the surface electric field distribution and breakdown voltage of the SOI trench LDMOS
    胡夏融
    张波
    罗小蓉
    王元刚
    雷天飞
    李肇基
    Chinese Physics B, 2012, 21 (07) : 596 - 599
  • [23] Improve the Dynamic Breakdown Voltage of SOI LDMOS Devices by Eliminating the Effect of Deep Depletion in Substrate
    Cai, Yu
    2021 3RD ASIA ENERGY AND ELECTRICAL ENGINEERING SYMPOSIUM (AEEES 2021), 2021, : 11 - 14
  • [24] Gate breakdown of high-voltage P-LDMOS and improved methods
    National ASIC System Engineering Research Center, Southeast University, Nanjing 210096, China
    J. Southeast Univ. Engl. Ed., 2006, 1 (35-38):
  • [25] Analytical breakdown voltage model for a partial SOI-LDMOS transistor with a buried oxide step structure
    Sahoo, Jagamohan
    Mahapatra, Rajat
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (05) : 1711 - 1720
  • [26] Analytical breakdown voltage model for a partial SOI-LDMOS transistor with a buried oxide step structure
    Jagamohan Sahoo
    Rajat Mahapatra
    Journal of Computational Electronics, 2021, 20 : 1711 - 1720
  • [27] An embedded β-Ga2O3 layer in a SOI-LDMOS to improve breakdown voltage
    Farshad Gholipour
    Ali A. Orouji
    Dariush Madadi
    Journal of Computational Electronics, 2022, 21 : 206 - 213
  • [28] An embedded β-Ga2O3 layer in a SOI-LDMOS to improve breakdown voltage
    Gholipour, Farshad
    Orouji, Ali A.
    Madadi, Dariush
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) : 206 - 213
  • [29] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [30] Effect of Drift Length on Shifts in 400-V SOI LDMOS Breakdown Voltage Due to TID
    Shu, Lei
    Zhao, Yuan-Fu
    Galloway, Kenneth F.
    Wang, Liang
    Wang, Xin-Sheng
    Yuan, Zhang-Yi'an
    Zhou, Xin
    Chen, Wei-Ping
    Qiao, Ming
    Wang, Tian-Qi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (11) : 2392 - 2395