Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch

被引:0
|
作者
罗小蓉 [1 ,2 ]
王骁玮 [2 ]
胡刚毅 [1 ]
范远航 [2 ]
周坤 [2 ]
罗尹春 [2 ]
范叶 [2 ]
张正元 [1 ]
梅勇 [1 ]
张波 [2 ]
机构
[1] Science and Technology on Analog Integrated Circuit Laboratory
[2] State Key Laboratory of Electronic Thin Films and Integrated Devices,University of Electronic Science and Technology of
关键词
D O I
暂无
中图分类号
学科分类号
摘要
An improved breakdown voltage(BV) SOI power MOSFET with a reduced cell pitch is proposed and fabricated. Its breakdown characteristics are investigated numerically and experimentally. The MOSFET features dual trenches(DTMOS),an oxide trench between the source and drain regions,and a trench gate extended to the buried oxide(BOX). The proposed device has three merits. First,the oxide trench increases the electric field strength in the x-direction due to the lower permittivity of oxide( εox) than that of Si(εSi). Furthermore,the trench gate,the oxide trench,and the BOX cause multi-directional depletion,improving the electric field distribution and enhancing the RESURF(reduced surface field) effect. Both increase the BV. Second,the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Third,the trench gate not only reduces the on-resistance,but also acts as a field plate to improve the BV. Additionally,the trench gate achieves the isolation between high-voltage devices and the low voltage CMOS devices in a high-voltage integrated circuit(HVIC),effectively saving the chip area and simplifying the isolation process. An 180 V prototype DTMOS with its applied drive IC is fabricated to verify the mechanism.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [31] A 100-V High-Performance SOI Trench LDMOS with Low Cell Pitch
    Mayank Punetha
    Yashvir Singh
    Journal of Electronic Materials, 2015, 44 : 3388 - 3394
  • [32] A 100-V High-Performance SOI Trench LDMOS with Low Cell Pitch
    Punetha, Mayank
    Singh, Yashvir
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (10) : 3388 - 3394
  • [33] LDMOS with Variable-k Dielectric for Improved Breakdown Voltage and Specific On-resistance
    Guo, Songnan
    Cheng, Junji
    Chen, Xing Bi
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 454 - 460
  • [34] An Analytical Breakdown Model for the SOI LDMOS With Arbitrary Drift Doping Profile by Using Effective Substrate Voltage Method
    Yang, Kemeng
    Guo, Yufeng
    Zhang, Jun
    Yao, Jiafei
    Li, Man
    Du, Ling
    Huang, Xiaoming
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 49 - 56
  • [35] Improving breakdown, conductive, and thermal performances for SOI high voltage LDMOS using a partial compound buried layer
    Hu, Shengdong
    Luo, Jun
    Jiang, YuYu
    Cheng, Kun
    Chen, Yinhui
    Jin, Jingjing
    Wang, Jian'an
    Zhou, Jianlin
    Tang, Fang
    Zhou, Xichuan
    Gan, Ping
    SOLID-STATE ELECTRONICS, 2016, 117 : 146 - 151
  • [36] Substrate engineering for improved transient breakdown voltage in SOI lateral power MOS
    Napoli, Ettore
    Udrea, Florin
    IEEE ELECTRON DEVICE LETTERS, 2006, 27 (08) : 678 - 680
  • [37] Ultra-low on-resistance high voltage (>600V) SOI MOSFET with a reduced cell pitch
    罗小蓉
    姚国亮
    陈曦
    王琦
    葛瑞
    Florin Udrea
    Chinese Physics B, 2011, 20 (02) : 559 - 564
  • [38] Ultra-low on-resistance high voltage (> 600 V) SOI MOSFET with a reduced cell pitch
    Luo Xiao-Rong
    Yao Guo-Liang
    Chen Xi
    Wang Qi
    Ge Rui
    Udrea, Florin
    CHINESE PHYSICS B, 2011, 20 (02)
  • [39] Terminal-optimized 700-V LDMOS with improved breakdown voltage and ESD robustness
    许杰
    何乃龙
    梁海莲
    张森
    姜玉德
    顾晓峰
    Chinese Physics B, 2021, 30 (06) : 576 - 580
  • [40] Terminal-optimized 700-V LDMOS with improved breakdown voltage and ESD robustness*
    Xu, Jie
    He, Nai-Long
    Liang, Hai-Lian
    Zhang, Sen
    Jiang, Yu-De
    Gu, Xiao-Feng
    CHINESE PHYSICS B, 2021, 30 (06)