MEMORY SYSTEM RELIABILITY IMPROVEMENT THROUGH ASSOCIATIVE CACHE REDUNDANCY

被引:2
|
作者
LUCENTE, MA
HARRIS, CH
MUIR, RM
机构
[1] VLSI/SHSIC Technical Center, MITRF Corporation, Bedford
关键词
D O I
10.1109/4.75026
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the development of a VLSI device that provides memory system self-testing and redundancy without incurring the overhead penalties of error-correction coding or page-swapping techniques. This device isolates hard errors in system memory by writing a true and complement pattern to each system memory location. Locations from an on-chip fully associative cache are then mapped into the address space in place of faulty locations. Since substitutions take place at the memory word level, this method is more efficient than page swapping. Access to the on-chip cache occurs in parallel with access to system memory, so memory access time is not increased, as it is with error detection and correction (EDAC). Analysis shows that this device can extend the mission time of a nonredundant memory system by as much as 35 times.
引用
收藏
页码:404 / 409
页数:6
相关论文
共 50 条
  • [21] RELIABILITY IMPROVEMENT BY REDUNDANCY VOTING IN ANALOG ELECTRONIC SYSTEMS
    KLAASSEN, KB
    VANPEPPEN, JCL
    MICROELECTRONICS AND RELIABILITY, 1977, 16 (05): : 593 - 600
  • [22] On adding redundancy to reactive systems for software reliability improvement
    daSilva, AM
    SOFTWARE QUALITY ENGINEERING, 1997, : 59 - 70
  • [23] An approach for four way set associative multilevel CMOS cache memory
    Palsodkar, Prasanna
    Deshmukh, Amol
    Bajaj, Preeti
    Keskar, A. G.
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS: KES 2007 - WIRN 2007, PT I, PROCEEDINGS, 2007, 4692 : 740 - +
  • [24] Increasing associative learning of abstract concepts through audiovisual redundancy
    Lai, SL
    JOURNAL OF EDUCATIONAL COMPUTING RESEARCH, 2000, 23 (03) : 275 - 289
  • [25] Improving the Reliability of On-chip L2 Cache Using Redundancy
    Bhattacharya, K.
    Kim, S.
    Ranganathan, N.
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 224 - 229
  • [26] DETERMINING COMPONENT RELIABILITY AND REDUNDANCY FOR OPTIMUM SYSTEM RELIABILITY
    TILLMAN, FA
    HWANG, CL
    KUO, W
    IEEE TRANSACTIONS ON RELIABILITY, 1977, 26 (03) : 162 - 165
  • [27] RELIABILITY DESIGN OF A MIXED REDUNDANCY SYSTEM
    MISRA, KB
    KERNENERGIE, 1975, 18 (01): : 22 - 28
  • [28] A MAGNETIC ASSOCIATIVE MEMORY SYSTEM
    MCDERMID, WL
    PETERSEN, HE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1961, 5 (01) : 59 - 62
  • [29] Reliability Allocation for a System with Complex Redundancy
    Vintr, Zdenek
    Vintr, Tomas
    ENGINEERING DECISIONS AND SCIENTIFIC RESEARCH IN AEROSPACE, ROBOTICS, BIOMECHANICS, MECHANICAL ENGINEERING AND MANUFACTURING, 2013, 436 : 505 - 510
  • [30] ON THE INCREASE OF SYSTEM RELIABILITY BY PARALLEL REDUNDANCY
    SHEN, K
    XIE, M
    IEEE TRANSACTIONS ON RELIABILITY, 1990, 39 (05) : 607 - 611