MEMORY SYSTEM RELIABILITY IMPROVEMENT THROUGH ASSOCIATIVE CACHE REDUNDANCY

被引:2
|
作者
LUCENTE, MA
HARRIS, CH
MUIR, RM
机构
[1] VLSI/SHSIC Technical Center, MITRF Corporation, Bedford
关键词
D O I
10.1109/4.75026
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the development of a VLSI device that provides memory system self-testing and redundancy without incurring the overhead penalties of error-correction coding or page-swapping techniques. This device isolates hard errors in system memory by writing a true and complement pattern to each system memory location. Locations from an on-chip fully associative cache are then mapped into the address space in place of faulty locations. Since substitutions take place at the memory word level, this method is more efficient than page swapping. Access to the on-chip cache occurs in parallel with access to system memory, so memory access time is not increased, as it is with error detection and correction (EDAC). Analysis shows that this device can extend the mission time of a nonredundant memory system by as much as 35 times.
引用
收藏
页码:404 / 409
页数:6
相关论文
共 50 条
  • [12] Memory Based Computation Using Embedded Cache for Processor Yield and Reliability Improvement
    Paul, Somnath
    Bhunia, Swarup
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 341 - 346
  • [14] Reliability improvement of wind turbine control system based on standby redundancy
    Catelani, Marcantonio
    Ciani, Lorenzo
    Patrizi, Gabriele
    Galar, Diego
    2019 5TH IEEE INTERNATIONAL SYMPOSIUM ON SYSTEMS ENGINEERING (IEEE ISSE 2019), 2019,
  • [15] Associative memory system for sequential learning using reliability of memorized patterns
    Department of Electrical Engineering, Nagoya University, Nagoya 464-8603, Japan
    不详
    不详
    不详
    Syst Comput Jpn, 9 (8-16):
  • [16] Improvement of convergence rate of the learning process in a special associative memory system
    Aved'yan, E.D.
    Khormel', M.
    Avtomatika i Telemekhanika, 1991, (12): : 100 - 109
  • [17] Efficient Memory Repair Using Cache-Based Redundancy
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Gizopoulos, Dimitris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2278 - 2288
  • [18] FEDERALISM, REDUNDANCY AND SYSTEM RELIABILITY
    LANDAU, M
    PUBLIUS-THE JOURNAL OF FEDERALISM, 1973, 3 (02) : 173 - 196
  • [19] Reliability Improvement in Multicore Architectures Through Computing in Embedded Memory
    Hajimiri, Hadi
    Paul, Somnath
    Ghosh, Anandaroop
    Bhunia, Swarup
    Mishra, Prabhat
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [20] Compiler Assisted Instruction Relocation for Performace Improvement of Cache Hit Rate and System Reliability
    Chen, Benbin
    Li, Lin
    Li, Yiyang
    Luo, Hongyin
    Guo, Donghui
    2014 IEEE EIGHTH INTERNATIONAL CONFERENCE ON SOFTWARE SECURITY AND RELIABILITY - COMPANION (SERE-C 2014), 2014, : 243 - 246