MEMORY SYSTEM RELIABILITY IMPROVEMENT THROUGH ASSOCIATIVE CACHE REDUNDANCY

被引:2
|
作者
LUCENTE, MA
HARRIS, CH
MUIR, RM
机构
[1] VLSI/SHSIC Technical Center, MITRF Corporation, Bedford
关键词
D O I
10.1109/4.75026
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the development of a VLSI device that provides memory system self-testing and redundancy without incurring the overhead penalties of error-correction coding or page-swapping techniques. This device isolates hard errors in system memory by writing a true and complement pattern to each system memory location. Locations from an on-chip fully associative cache are then mapped into the address space in place of faulty locations. Since substitutions take place at the memory word level, this method is more efficient than page swapping. Access to the on-chip cache occurs in parallel with access to system memory, so memory access time is not increased, as it is with error detection and correction (EDAC). Analysis shows that this device can extend the mission time of a nonredundant memory system by as much as 35 times.
引用
收藏
页码:404 / 409
页数:6
相关论文
共 50 条
  • [41] EVALUATION AND IMPROVEMENT OF ASSOCIATIVE MEMORY FOR PATTERN-RECOGNITION
    HOMMA, J
    KOSUGI, Y
    SATO, T
    APPLIED OPTICS, 1990, 29 (11) : 1675 - 1681
  • [42] MICROCOMPUTER RELIABILITY IMPROVEMENT USING TRIPLE-MODULAR REDUNDANCY
    WAKERLY, JF
    PROCEEDINGS OF THE IEEE, 1976, 64 (06) : 889 - 895
  • [43] Dynamic Transfer of Computation to Processor Cache for Yield and Reliability Improvement
    Paul, Somnath
    Bhunia, Swarup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) : 1368 - 1379
  • [44] Cache performance improvement through on-demand, in-cache page clearing
    Kim, T
    Kim, JM
    Min, SL
    Kim, CS
    Moo, SM
    Hong, S
    MICROPROCESSORS AND MICROSYSTEMS, 1997, 20 (06) : 361 - 371
  • [45] System reliability and the redundancy factor by simplified modeling
    Zhu, B.
    Frangopol, D. M.
    Kozy, B. M.
    LIFE-CYCLE OF STRUCTURAL SYSTEMS: DESIGN, ASSESSMENT, MAINTENANCE AND MANAGEMENT, 2015, : 614 - 618
  • [46] A Novel Multivalued Associative Memory System
    李克
    裴文江
    杨绿溪
    何振亚
    Journal of Southeast University(English Edition), 1998, (02) : 7 - 12
  • [47] The model of associative memory of intelligent system
    Gavrilov, AV
    KORUS-2002: 6TH RUSSIAN-KOREAN INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, PROCEEDINGS, 2002, : 174 - 177
  • [48] A Holographic Associative Memory Recommender System
    Rutledge-Taylor, Matthew F.
    Vellino, Andre
    West, Robert L.
    2008 THIRD INTERNATIONAL CONFERENCE ON DIGITAL INFORMATION MANAGEMENT, VOLS 1 AND 2, 2008, : 89 - +
  • [49] ASSOCIATIVE MEMORY SYSTEM IMPLEMENTATION AND CHARACTERISTICS
    MCATEER, JE
    KOPPEL, RL
    CAPOBIANCO, JA
    COMMUNICATIONS OF THE ACM, 1964, 7 (10) : 564 - 564
  • [50] FUNCTIONAL REDUNDANCY ASSURES GREATER SYSTEM RELIABILITY
    HUGHES, RJ
    ELECTRONICS, 1973, 46 (06): : 111 - 114