BIT-SERIAL VLSI SORTER WITH HIGH-RELIABILITY SPECIFICATIONS

被引:0
|
作者
ADAMIDES, ED [1 ]
TSALIDES, PG [1 ]
THANAILAKIS, A [1 ]
机构
[1] DEMOCRITUS UNIV THRACE,DEPT ELECT & COMP ENGN,ELECTR & INFORMAT SYST TECHNOL SECT,GR-67100 XANTHI,GREECE
来源
MICROPROCESSING AND MICROPROGRAMMING | 1994年 / 40卷 / 08期
关键词
PARALLEL SORTING; FAULT-TOLERANT COMPUTING; VLSI ARCHITECTURES; MODEL-BASED DESIGN; CELLULAR LOGIC;
D O I
10.1016/0165-6074(94)90099-X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, operation and fault-tolerance enhancements of a parallel VLSI sorting architecture for bit-serial input which operates as a single pipelined comparator module. The basis design is enriched with a novel multiple redundancy fault-tolerance scheme so that the sorter meets high reliability specifications. Fault management operates locally at the most basic level of functionality. Hierarchical reconfiguration is supported by the fact that only data (no control) signals flow throughout the system. Reconfiguration is in real-time and automatic. The proposed sorter is a completely modular system having three levels of modularity, all exhibiting high regularity throughout. The sorting time is completely overlapped with the i/o time making the overall sorting process very fast. The sorter can sort N numbers of any length k without any modification.
引用
收藏
页码:523 / 536
页数:14
相关论文
共 50 条
  • [21] Bit-serial interleaved high speed division
    Marnane, WP
    Bellis, SJ
    Larsson-Edefors, P
    ELECTRONICS LETTERS, 1997, 33 (13) : 1124 - 1125
  • [22] NEW BIT-SERIAL VLSI IMPLEMENTATION OF RNS FIR DIGITAL-FILTERS
    WANG, CL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (11): : 768 - 772
  • [23] Evaluation of a field-programmable VLSI based on an asynchronous bit-serial architecture
    Hariyama, Masanori
    Ishihara, Shota
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (09) : 1419 - 1426
  • [24] BIT-SERIAL VLSI ARCHITECTURE FOR THE 2-D DISCRETE COSINE TRANSFORM
    TATSAKI, A
    GOUTIS, C
    MICROPROCESSING AND MICROPROGRAMMING, 1994, 40 (10-12): : 829 - 832
  • [25] A BIT-SERIAL VLSI ARRAY-PROCESSING CHIP FOR IMAGE-PROCESSING
    HEATON, R
    BLEVINS, D
    DAVIS, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 364 - 368
  • [26] Design of a reconfigurable VLSI processor for robot control based on bit-serial architecture
    Department of Electrical Engineering, Hachinohe Institute of Technology, Hachinohe, 031-8501, Japan
    不详
    不详
    不详
    不详
    Syst Comput Jpn, 12 (43-51):
  • [27] PROBLEMS OF HIGH-RELIABILITY MULTILEVEL VLSI INTERCONNECTIONS
    VALIEV, KA
    ORLIKOVSKII, AA
    VASILEV, AG
    LUKICHEV, VF
    SOVIET MICROELECTRONICS, 1990, 19 (02): : 55 - 66
  • [28] HIGH-PERFORMANCE BIT-SERIAL ADDERS AND MULTIPLIERS
    BI, G
    JONES, EV
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (01): : 109 - 113
  • [29] BIT-SERIAL MULTIPLIERS AND SQUARERS
    IENNE, P
    VIREDAZ, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (12) : 1445 - 1450
  • [30] On Bit-Serial NoCs for FPGAs
    Kapre, Nachiket
    2017 IEEE 25TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2017), 2017, : 32 - 39