BIT-SERIAL VLSI SORTER WITH HIGH-RELIABILITY SPECIFICATIONS

被引:0
|
作者
ADAMIDES, ED [1 ]
TSALIDES, PG [1 ]
THANAILAKIS, A [1 ]
机构
[1] DEMOCRITUS UNIV THRACE,DEPT ELECT & COMP ENGN,ELECTR & INFORMAT SYST TECHNOL SECT,GR-67100 XANTHI,GREECE
来源
MICROPROCESSING AND MICROPROGRAMMING | 1994年 / 40卷 / 08期
关键词
PARALLEL SORTING; FAULT-TOLERANT COMPUTING; VLSI ARCHITECTURES; MODEL-BASED DESIGN; CELLULAR LOGIC;
D O I
10.1016/0165-6074(94)90099-X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, operation and fault-tolerance enhancements of a parallel VLSI sorting architecture for bit-serial input which operates as a single pipelined comparator module. The basis design is enriched with a novel multiple redundancy fault-tolerance scheme so that the sorter meets high reliability specifications. Fault management operates locally at the most basic level of functionality. Hierarchical reconfiguration is supported by the fact that only data (no control) signals flow throughout the system. Reconfiguration is in real-time and automatic. The proposed sorter is a completely modular system having three levels of modularity, all exhibiting high regularity throughout. The sorting time is completely overlapped with the i/o time making the overall sorting process very fast. The sorter can sort N numbers of any length k without any modification.
引用
收藏
页码:523 / 536
页数:14
相关论文
共 50 条
  • [41] On implementation of fast, bit-serial loops
    Vesterbacka, M
    Palmkvist, K
    Manhammar, L
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 190 - 193
  • [42] BIT-SERIAL PARALLEL PROCESSING SYSTEMS
    BATCHER, KE
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (05) : 377 - 384
  • [43] Long number bit-serial squarers
    Chaniotakis, E
    Kalivas, P
    Pekmestzi, KZ
    17th IEEE Symposium on Computer Arithmetic, Proceedings, 2005, : 29 - 36
  • [44] BIT-SERIAL DEVICE FOR MAXIMIZATION AND SORTING
    YUEN, CK
    PROCEEDINGS OF THE IEEE, 1980, 68 (02) : 296 - 297
  • [45] Family of folded bit-serial multipliers
    Ciric, VM
    Milentijevic, IZ
    Vojinovic, OM
    Tokic, TI
    TELSIKS 2003: 6TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS IN MODERN SATELLITE, CABLE AND BROADCASTING SERVICE, VOLS 1 AND 2, PROCEEDINGS OF PAPERS, 2003, : 614 - 617
  • [46] THE VLSI IMPLEMENTATION OF A REED-SOLOMON ENCODER USING BERLEKAMP BIT-SERIAL MULTIPLIER ALGORITHM
    HSU, IS
    REED, IS
    TRUONG, TK
    WANG, K
    YEH, CS
    DEUTSCH, LJ
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (10) : 906 - 911
  • [47] BIT-SERIAL VLSI IMPLEMENTATION OF VECTOR QUANTIZER FOR REAL-TIME IMAGE-CODING
    RAMAMOORTHY, PA
    POTU, B
    TRAN, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1281 - 1290
  • [48] Towards a high-level synthesis of reconfigurable bit-serial architectures
    Rettberg, A
    Dittmann, H
    Zanella, M
    Lehmann, T
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 79 - 84
  • [49] A HYPERCONCENTRATOR SWITCH FOR ROUTING BIT-SERIAL MESSAGES
    CORMEN, TH
    LEISERSON, CE
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1990, 10 (03) : 193 - 204
  • [50] Low-cost Advanced Encryption Standard (AES) VLSI architecture: A minimalist bit-serial approach
    Hernandez, OJ
    Sodon, T
    Adel, M
    PROCEEDINGS OF THE IEEE SOUTHEASTCON 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 121 - 125