BIT-SERIAL MULTIPLIERS AND SQUARERS

被引:23
|
作者
IENNE, P
VIREDAZ, MA
机构
[1] Swiss Federal Institute of Technology, Mantra Centre for Neuro-Mimetic Systems
关键词
D O I
10.1109/12.338107
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional bit serial multipliers present one or more clock cycles of data-latency. In some situations, it is desirable to obtain the output after only a combinational delay, as in serial adders and subtracters. A serial multiplier and a squarer with no latency cycles are presented here. Both accept unsigned or sign-extended two's complement numbers and produce an arbitrarily long output. They are fully modular and thus goad candidates for introduction in VLSI libraries.
引用
收藏
页码:1445 / 1450
页数:6
相关论文
共 50 条
  • [21] BIT-SERIAL DEVICE FOR MAXIMIZATION AND SORTING
    YUEN, CK
    PROCEEDINGS OF THE IEEE, 1980, 68 (02) : 296 - 297
  • [22] Bit-serial and digit-serial GF(2m) Montgomery multipliers using linear feedback shift registers
    Morales-Sandoval, M.
    Feregrino-Uribe, C.
    Kitsos, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (02): : 86 - 94
  • [23] LFSR-Based Bit-Serial GF(2m) Multipliers Using Irreducible Trinomials
    Imana, Jose L.
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (01) : 156 - 162
  • [24] A HYPERCONCENTRATOR SWITCH FOR ROUTING BIT-SERIAL MESSAGES
    CORMEN, TH
    LEISERSON, CE
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1990, 10 (03) : 193 - 204
  • [25] The asynchronous counterflow pipeline bit-serial multiplier
    Tosic, MB
    Stojcev, MK
    Maksimovic, DM
    Djordjevic, GL
    JOURNAL OF SYSTEMS ARCHITECTURE, 1998, 44 (12) : 985 - 1004
  • [26] BitPruner: Network Pruning for Bit-serial Accelerators
    Zhao, Xiandong
    Wang, Ying
    Liu, Cheng
    Shi, Cong
    Tu, Kaijie
    Zhang, Lei
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [27] FAST ALGORITHMS FOR BIT-SERIAL ROUTING ON A HYPERCUBE
    AIELLO, WA
    LEIGHTON, FT
    MAGGS, BM
    NEWMAN, M
    MATHEMATICAL SYSTEMS THEORY, 1991, 24 (04): : 253 - 271
  • [28] Routability analysis of bit-serial pipeline datapaths
    Isshiki, T
    Dai, WWM
    Kunieda, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (10) : 1861 - 1870
  • [29] BIT-SERIAL REED-SOLOMON ENCODERS
    BERLEKAMP, ER
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1982, 28 (06) : 869 - 874
  • [30] Bit-serial interleaved high speed division
    Marnane, WP
    Bellis, SJ
    Larsson-Edefors, P
    ELECTRONICS LETTERS, 1997, 33 (13) : 1124 - 1125