LFSR-Based Bit-Serial GF(2m) Multipliers Using Irreducible Trinomials

被引:13
|
作者
Imana, Jose L. [1 ]
机构
[1] Univ Complutense Madrid, Fac Phys, Dept Comp Architecture & Automat, Madrid 28040, Spain
关键词
Multipliers; LFSR; bit-serial; GF(2(m)); polynomial basis; trinomials; MULTIPLICATION; ARCHITECTURES;
D O I
10.1109/TC.2020.2980259
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a new architecture of bit-serial polynomial basis (PB) multipliers over the binary extension field GF(2(m)) generated by irreducible trinomials is presented. Bit-serial GF(2(m)) PB multiplication offers a performance/area trade-off that is very useful in resource constrained applications. The architecture here proposed is based on LFSR (Linear-Feedback Shift Register) and can perform a multiplication in m clock cycles with a constant propagation delay of T-A + T-X. These values match the best time results found in the literature for bit-serial PB multipliers with a slight reduction of the space complexity. Furthermore, the proposed architecture can perform the multiplication of two operands for t different finite fields GF(2(m)) generated by t irreducible trinomials simultaneously in m clock cycles with the inclusion of t(m - 1) flipflops and tm XOR gates.
引用
收藏
页码:156 / 162
页数:7
相关论文
共 50 条
  • [1] NEW BIT-SERIAL SYSTOLIC MULTIPLIER FOR GF(2M) USING IRREDUCIBLE TRINOMIALS
    DIAB, M
    POLI, A
    ELECTRONICS LETTERS, 1991, 27 (13) : 1183 - 1184
  • [2] Bit-serial multipliers for exponentiation and division in GF(2m) using irreducible AOP
    Hwang, YH
    Sim, SG
    Lee, PJ
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2004, PT 1, 2004, 3043 : 442 - 450
  • [3] Low Complexity LFSR Based Bit-Serial Montgomery Multiplier in GF(2m)
    Wu, Huapeng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1962 - 1965
  • [4] On-line error detection for bit-serial multipliers in GF(2m)
    Fenn, S
    Gossel, M
    Benaissa, M
    Taylor, D
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (01): : 29 - 40
  • [5] On-Line Error Detection for Bit-Serial Multipliers in GF(2m)
    Sebastian Fenn
    Michael Gossel
    Mohammed Benaissa
    David Taylor
    Journal of Electronic Testing, 1998, 13 : 29 - 40
  • [6] A new bit-serial multiplier over GF(pm) using irreducible trinomials
    Chang, Nam Su
    Kim, Tae Hyun
    Kim, Chang Han
    Han, Dong-Guk
    Lim, Jongin
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2010, 60 (02) : 355 - 361
  • [7] Bit-serial multiplication in GF(2m) using irreducible all-one polynomials
    Fenn, STJ
    Parker, MG
    Benaissa, M
    Taylor, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1997, 144 (06): : 391 - 393
  • [8] Bit-serial and digit-serial GF(2m) Montgomery multipliers using linear feedback shift registers
    Morales-Sandoval, M.
    Feregrino-Uribe, C.
    Kitsos, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (02): : 86 - 94
  • [9] ON BIT-SERIAL MULTIPLICATION AND DUAL BASES IN GF(2M)
    STINSON, DR
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1991, 37 (06) : 1733 - 1736
  • [10] BIT-SERIAL BERLEKAMP-LIKE MULTIPLIERS FOR GF(2(M))
    FENN, STJ
    BENAISSA, M
    TAYLOR, D
    ELECTRONICS LETTERS, 1995, 31 (22) : 1893 - 1894