Spatially Distributed Dual-Spacer Null Convention Logic Design

被引:10
|
作者
Moreira, Matheus Trevisan [1 ]
Trojan, Guilherme [1 ]
Moraes, Fernando Gehm [1 ]
Vilar Calazans, Ney Laert [1 ]
机构
[1] Pontificia Univ Catolica Rio Grande do Sul, Dept Informat, BR-90619900 Porto Alegre, RS, Brazil
关键词
Asynchronous Circuits; Quasi-Delay-Insensitive; Null Convention Logic; Four-Phase Protocol; Return-To-One; Return-To-Zero;
D O I
10.1166/jolpe.2014.1332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Null convention logic allows designing power, area and speed-efficient asynchronous circuits while maintaining a standard cell-based design flow. This paper proposes a new logic template for null convention logic design. The template relies on the spatial distribution of different spacer values, using both return-to-one and return-to-zero handshake protocols. In order to compare this template with others, transistor level simulation of a Kogge-Stone adder serves as case study. Simulation results demonstrate that the proposed template allows better energy, static power and speed tradeoffs while furthering a standard cell-based approach.
引用
收藏
页码:313 / 320
页数:8
相关论文
共 50 条
  • [41] Nonvolatile NULL Convention Logic Pipeline Using Magnetic Tunnel Junctions
    Wei, Shaoqian
    Deng, Erya
    Di, Jia
    Kang, Wang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 703 - 707
  • [42] Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook
    Khodosevych, Danylo
    Sakib, Ashiq A.
    IEEE ACCESS, 2022, 10 : 78650 - 78666
  • [43] Design of a NULL convention self-timed divider
    Smith, SC
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 447 - 453
  • [44] Dual-spacer nanojunctions exhibiting large current-perpendicular-to-plane giant magnetoresistance for ultrahigh density magnetic recording
    Wen, Zhenchao
    Kubota, Takahide
    Ina, Yusuke
    Takanashi, Koki
    APPLIED PHYSICS LETTERS, 2017, 110 (10)
  • [45] Comparitive Analysis of Null Convention Logic and Synchronous CMOS Ripple Carry Adders
    Vakil, Akash
    Jayadev, K. P.
    Hegde, Sandesh
    Koppad, Deepali
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [46] Self-Timed Automatic Test Pattern Generation for Null Convention Logic
    Nemati, Nastaran
    Reed, Mark C.
    Parameswaran, Sri
    Fant, Karl
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 369 - 372
  • [47] Silicon On Insulator Null Convention Logic based asynchronous circuit design for high performance low power digital systems
    Nguyen Le Huy
    Holland, Anthony S.
    Beckett, Paul
    PROCEEDINGS OF 2018 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM 2018), 2018, : 111 - 115
  • [48] Optimising Power-Performance in SOI-based Null Convention Logic
    Le Huy, Nguyen
    Beckett, Paul
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 32 - 35
  • [49] Forward Body Biasing Techniques for Low Power Null Convention Logic in SOI
    Nguyen Le Huy
    Beckett, Paul
    2024 IEEE TENTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, ICCE 2024, 2024, : 157 - 162
  • [50] A novel NULL Convention Logic (NCL) Gates Architecture based on Basic Gates
    Oliveira, Duarte L.
    Verducci, Orlando
    Faria, Lester A.
    Curtinhas, Tiago
    PROCEEDINGS OF THE 2017 IEEE XXIV INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL ENGINEERING AND COMPUTING (INTERCON), 2017,