Spatially Distributed Dual-Spacer Null Convention Logic Design

被引:10
|
作者
Moreira, Matheus Trevisan [1 ]
Trojan, Guilherme [1 ]
Moraes, Fernando Gehm [1 ]
Vilar Calazans, Ney Laert [1 ]
机构
[1] Pontificia Univ Catolica Rio Grande do Sul, Dept Informat, BR-90619900 Porto Alegre, RS, Brazil
关键词
Asynchronous Circuits; Quasi-Delay-Insensitive; Null Convention Logic; Four-Phase Protocol; Return-To-One; Return-To-Zero;
D O I
10.1166/jolpe.2014.1332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Null convention logic allows designing power, area and speed-efficient asynchronous circuits while maintaining a standard cell-based design flow. This paper proposes a new logic template for null convention logic design. The template relies on the spatial distribution of different spacer values, using both return-to-one and return-to-zero handshake protocols. In order to compare this template with others, transistor level simulation of a Kogge-Stone adder serves as case study. Simulation results demonstrate that the proposed template allows better energy, static power and speed tradeoffs while furthering a standard cell-based approach.
引用
收藏
页码:313 / 320
页数:8
相关论文
共 50 条
  • [1] Design and characterization of NULL convention arithmetic logic units
    Bandapati, Satish K.
    Smith, Scott C.
    MICROELECTRONIC ENGINEERING, 2007, 84 (02) : 280 - 287
  • [2] Design and characterization of NULL convention arithmetic logic units
    Bandapati, SK
    Smith, SC
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 178 - 184
  • [3] A Dual-Rail LUT for Reconfigurable Logic using Null Convention Logic
    Yu, Jing
    Beckett, Paul
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 261 - 266
  • [4] Illegal Trojan design and detection in asynchronous NULL Convention Logic and Sleep Convention Logic circuits
    Ponugoti, Kushal K.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    Mathure, Nimish
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2022, 16 (5-6): : 172 - 182
  • [5] Design of an FPGA logic, element for implementing asynchronous NULL convention logic circuits
    Smith, Scott C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 672 - 683
  • [6] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 582 - 590
  • [7] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Waleed K. Al-Assadi
    Sindhu Kakarla
    Journal of Electronic Testing, 2009, 25 : 117 - 126
  • [8] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (01): : 117 - 126
  • [9] Multi-Threshold Dual-spacer Dual-rail Delay-insensitive Logic: An Improved IC Design Methodology for Side Channel Attack Mitigation
    Habimana, Jean Pierre T.
    Sabado, Francis
    Di, Jia
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 750 - 753
  • [10] Low Power Null Convention Logic Circuit Design Based on DCVSL
    Lee, Ho Joon
    Kim, Yong-Bin
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 29 - 32