AN APPROACH TO THE ANALYSIS AND DETECTION OF CROSSTALK FAULTS IN DIGITAL VLSI CIRCUITS

被引:56
|
作者
RUBIO, A
ITAZAKI, N
XU, XO
KINOSHITA, K
机构
[1] BALER ISL UNIV,DEPT PHYS,PALMA DE MALLORCA,SPAIN
[2] UNIV POLITECN CATALUNA,DEPT ELECTR ENGN,ETSIT,CAMPUS NORD VPC,E-08034 BARCELONA,SPAIN
[3] OSAKA UNIV,FAC ENGN,DEPT APPL PHYS,SUITA,OSAKA 565,JAPAN
关键词
D O I
10.1109/43.265680
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The continuous reduction of the device size in integrated circuits and the increase in the switching rate cause parasitic capacitances between conducting layers to become dominant and cause logic errors in the circuits. Therefore, capacitive couplings can be considered as potential logic faults. Classical fault models do not cover this class of faults. In this paper we present a logic level characterization and fault model for crosstalk faults. We also show how a fault list of such faults can be generated from the layout data, and give an automatic test pattern generation procedure for them.
引用
收藏
页码:387 / 395
页数:9
相关论文
共 50 条
  • [1] Detection of Crosstalk Faults in Digital Circuits by Testability Evaluation
    Chen Ling
    Pan Zhongliang
    [J]. ADVANCED MEASUREMENT AND TEST, PARTS 1 AND 2, 2010, 439-440 : 1241 - 1246
  • [2] AN APPROACH TO CROSSTALK EFFECT ANALYSIS AND AVOIDANCE TECHNIQUES IN DIGITAL CMOS VLSI CIRCUITS
    ANGLADA, R
    RUBIO, A
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1988, 65 (01) : 9 - 17
  • [3] Testability analysis for crosstalk faults in VLSI circuits by using binary decision diagrams
    Pan, Zhongliang
    Chen, Ling
    [J]. SIXTH INTERNATIONAL CONFERENCE ON ELECTRONICS AND INFORMATION ENGINEERING, 2015, 9794
  • [4] TEST PATTERN GENERATION FOR LOGIC CROSSTALK FAULTS IN VLSI CIRCUITS
    RUBIO, A
    SAINZ, JA
    KINOSHITA, K
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (02): : 179 - 181
  • [5] A novel algorithm for testing crosstalk induced delay faults in VLSI circuits
    Aniket
    Arunachalam, R
    [J]. 18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 479 - 484
  • [6] Modeling and analysis of path delay faults in VLSI circuits: A statistical approach
    Hamad, M
    Cherri, AK
    [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 587 - 590
  • [7] Scaling analysis of interconnectivity and crosstalk in VLSI circuits
    Zheng, LR
    Tenhunnen, H
    [J]. ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 124 - 127
  • [8] A crosstalk sensor implementation for measuring interferences in digital CMOS VLSI circuits
    Sainz, JA
    Roca, M
    Muñoz, R
    Maiz, JA
    Aguado, LA
    [J]. 6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, : 45 - 51
  • [9] A unified approach to detecting crosstalk faults of interconnects in deep submicron VLSI
    Li, KSM
    Lee, CL
    Su, CC
    Chen, JE
    [J]. 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 145 - 150
  • [10] Test method for crosstalk-induced delay faults in digital circuits
    Pan Zhongliang
    Chen Ling
    [J]. ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 434 - 437