AN APPROACH TO THE ANALYSIS AND DETECTION OF CROSSTALK FAULTS IN DIGITAL VLSI CIRCUITS

被引:56
|
作者
RUBIO, A
ITAZAKI, N
XU, XO
KINOSHITA, K
机构
[1] BALER ISL UNIV,DEPT PHYS,PALMA DE MALLORCA,SPAIN
[2] UNIV POLITECN CATALUNA,DEPT ELECTR ENGN,ETSIT,CAMPUS NORD VPC,E-08034 BARCELONA,SPAIN
[3] OSAKA UNIV,FAC ENGN,DEPT APPL PHYS,SUITA,OSAKA 565,JAPAN
关键词
D O I
10.1109/43.265680
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The continuous reduction of the device size in integrated circuits and the increase in the switching rate cause parasitic capacitances between conducting layers to become dominant and cause logic errors in the circuits. Therefore, capacitive couplings can be considered as potential logic faults. Classical fault models do not cover this class of faults. In this paper we present a logic level characterization and fault model for crosstalk faults. We also show how a fault list of such faults can be generated from the layout data, and give an automatic test pattern generation procedure for them.
引用
收藏
页码:387 / 395
页数:9
相关论文
共 50 条
  • [31] Diagnosis of Parametric Faults in Linear Analog VLSI Circuits
    Thakur, Sandeep
    Satyanarayana, K. V. V.
    Reddy, K. Chinna Malla
    [J]. PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [32] Fault detection in VLSI circuits
    Shaer, B
    [J]. ICM'99: ELEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, 1999, : 101 - 104
  • [33] Practical considerations in RLCK crosstalk analysis for digital integrated circuits
    Chan, SC
    Shepard, KL
    [J]. ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 598 - 604
  • [34] NOISE SPIKES IN DIGITAL VLSI CIRCUITS
    WALLMARK, JT
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (03) : 451 - 458
  • [35] Ground bounce in digital VLSI circuits
    Heydari, P
    Pedram, M
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 180 - 193
  • [36] Will VLSI digital circuits exist in GaAs?
    Kanan, R
    Declercq, M
    [J]. IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 126 - 134
  • [37] Analysis and minimization of crosstalk noise in copper interconnects for high-speed VLSI circuits
    Rajendra Naik Bhukya
    Raju Mudavath
    [J]. CSI Transactions on ICT, 2019, 7 (2) : 81 - 86
  • [38] A concurrent fault simulation for crosstalk faults in sequential circuits
    Phadoongsidhi, M
    Le, KT
    Saluja, KK
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 182 - 187
  • [39] A multiple faults test approach for digital circuits using neural networks
    Pan, ZL
    Chen, L
    Chen, GJ
    [J]. 2002 3RD INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2002, : 871 - 874
  • [40] A Binary Decision Diagram based on-line testing of digital VLSI circuits for feedback bridging faults
    Biswal, Pradeep Kumar
    Biswas, Santosh
    [J]. MICROELECTRONICS JOURNAL, 2015, 46 (07) : 598 - 616