Interconnect-Aware Technology and Design Co-Optimization for the 5-nm Technology and Beyond

被引:0
|
作者
Badaroglu, Mustafa [1 ]
机构
[1] Qualcomm, Kapeldreef 75, B-3001 Leuven, Flemish Brabant, Belgium
关键词
Advanced Technology; FinFET; Gate-All-Around Device; PPA; DTCO; Interconnect; Scaling; 3D Integration;
D O I
10.1166/jolpe.2018.1564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS scaling so far enabled simultaneous system throughput scaling by concurrent improvements in delay, power, and area with thanks to Moore's law. CMOS scaling becomes more difficult with the limits of interconnect and increasing wafer cost. Increasing resistance of the interconnect and increasing device parasitics limit the gains from any device improvement because of voltage drops. In this paper we will address various mitigation approaches in both technology and design to enable PPA (Performance-Power-Area) scaling for the 5 nm technology node and beyond. Technology solutions include low-k device spacers, wrap-around contact for improved device parasitics and non-Cu based interconnects for improved interconnect resistance. Design solutions focus on improving cell drive by optimally sizing the device and focus on key layout constructs for lowering the impact of parasitics while enabling much more compact standard cells. Finally, we point out challenges of increasing power density by scaling and tightening defectivity control, particularly in 3D integration.
引用
收藏
页码:186 / 194
页数:9
相关论文
共 50 条
  • [21] Design Technology Co-Optimization: Tradeoffs for Building the Best Processor
    Wilcox K.
    Gentile L.
    Gillespie K.
    [J]. IEEE Solid-State Circuits Magazine, 2019, 11 (04): : 58 - 66
  • [22] Design–technology co-optimization for 2D electronics
    Jiadi Zhu
    Tomás Palacios
    [J]. Nature Electronics, 2023, 6 : 803 - 804
  • [23] The Past, Present, and Future of Design-Technology Co-Optimization
    Yeric, Greg
    Cline, Brian
    Sinha, Saurabh
    Pietromonaco, David
    Chandra, Vikas
    Aitken, Rob
    [J]. 2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [24] Design Technology Co-Optimization of Back End of Line Design Rules for a 7 nm Predictive Process Design Kit
    Vashishtha, Vinay
    Dosi, Ankita
    Masand, Lovish
    Clark, Lawrence T.
    [J]. PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 149 - 154
  • [25] Design-Technology Co-Optimization of Standard Cell Libraries on Intel 10nm Process
    Wang, Xinning
    Kumar, Ranjith
    Prakash, Somashekar Bangalore
    Zheng, Peng
    Wu, Tai-hsuan
    Shi, Quan
    Nabors, Marni
    Gadigatla, Srinivasa Chaitanya
    Realov, Simeon
    Chen, Chin-hsuan
    Zhang, Ying
    Mistry, Kaizad
    Yeoh, Andrew
    Post, Ian
    Auth, Chris
    Madhavan, Atul
    [J]. 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [26] Design and process technology co-optimization with SADP BEOL in sub-10nm SRAM bitcell
    Woo, Youngtag
    Ichihashi, Motoi
    Parihar, Sanjay
    Yuan, Lei
    Banna, Srinivasa
    Kye, Jongwook
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [27] Technology/Circuit Co-optimization and benchmarking for Graphene Interconnects at Sub-10nm Technology Node
    Pan, Chenyun
    Raghavan, Praveen
    Catthoor, Francky
    Tokei, Zsolt
    Naeemi, Azad
    [J]. PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 599 - 603
  • [28] Copper Interconnect Technology for the 32 nm Node and Beyond
    Gambino, Jeff
    Chen, Fen
    He, John
    [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 141 - 148
  • [29] Improved MEOL and BEOL Parasitic-Aware Design Technology Co-Optimization for 3 nm Gate-All-Around Nanosheet Transistor
    Sun, Yabin
    Wang, Meng
    Li, Xianglong
    Hu, Shaojian
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (02) : 462 - 468
  • [30] Unified Technology Optimization Platform using Integrated Analysis ( UTOPIA) for holistic technology, design and system co-optimization at <=7nm nodes
    Song, S. C.
    Xu, J.
    Yang, D.
    Rim, K.
    Feng, P.
    Bao, J.
    Zhu, J.
    Wang, J.
    Nallapati, G.
    Badaroglu, M.
    Narayanasetti, P.
    Bucki, B.
    Fischer, J.
    Yeap, Geoffrey
    [J]. 2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,