XOR-FREE Implementation of Convolutional Encoder for Reconfigurable Hardware

被引:3
|
作者
Purohit, Gaurav [1 ]
Raju, Kota Solomon [2 ]
Chaubey, Vinod Kumar [1 ]
机构
[1] BITS Pilani, Dept EEE, Pilani 333031, Rajasthan, India
[2] Cent Elect Engn Res Inst, Digital Syst Grp, Pilani 333031, Rajasthan, India
关键词
D O I
10.1155/2016/9128683
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel XOR-FREE algorithm to implement the convolutional encoder using reconfigurable hardware. The approach completely removes theXORprocessing of a chosen nonsystematic, feedforward generator polynomial of larger constraint length. The hardware (HW) implementation of new architecture uses Lookup Table (LUT) for storing the parity bits. The design implements architectural reconfigurability by modifying the generator polynomial of the same constraint length and code rate to reduce the design complexity. The proposed architecture reduces the dynamic power up to 30% and improves the hardware cost and propagation delay up to 20% and 32%, respectively. The performance of the proposed architecture is validated in MATLAB Simulink and tested on Zynq-7 series FPGA.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] An efficient XOR-free implementation of polar encoder for reconfigurable hardware
    Kumar, Navin
    Kedia, Deepak
    Purohit, Gaurav
    INTEGRATION-THE VLSI JOURNAL, 2025, 100
  • [2] A New XOR-Free Approach for Implementation of Convolutional Encoder
    Purohit, G.
    Raju, K. S.
    Chaubey, V. K.
    IEEE EMBEDDED SYSTEMS LETTERS, 2016, 8 (01) : 22 - 25
  • [3] High Speed and Low Complexity XOR-Free Technique Based Data Encoder Architecture
    Venkatesh, T.
    Barathi, T. Divya
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [4] A New XOR-FREE Approach to Implement Walsh Sequences
    Gaurav Purohit
    Divya Vyas
    Vinod Kumar Chaubey
    Kota Solomon Raju
    Chandra Shekhar
    Wireless Personal Communications, 2019, 109 : 51 - 60
  • [5] A New XOR-FREE Approach to Implement Walsh Sequences
    Purohit, Gaurav
    Vyas, Divya
    Chaubey, Vinod Kumar
    Raju, Kota Solomon
    Shekhar, Chandra
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 109 (01) : 51 - 60
  • [6] Reducing Protocol Analysis with XOR to the XOR-Free Case in the Horn Theory Based Approach
    Kuesters, Ralf
    Truderung, Tomasz
    JOURNAL OF AUTOMATED REASONING, 2011, 46 (3-4) : 325 - 352
  • [7] Reducing Protocol Analysis with XOR to the XOR-free Case in the Horn Theory Based Approach
    Kuesters, Ralf
    Truderung, Tomasz
    CCS'08: PROCEEDINGS OF THE 15TH ACM CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, 2008, : 129 - 138
  • [8] Reducing Protocol Analysis with XOR to the XOR-Free Case in the Horn Theory Based Approach
    Ralf Küsters
    Tomasz Truderung
    Journal of Automated Reasoning, 2011, 46 : 325 - 352
  • [9] Hardware Implementation of HEVC CABAC Encoder
    Kim, Doohwan
    Moon, Jeonhak
    Lee, Seongsoo
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 183 - 184
  • [10] Hardware Implementation of Encoder for LDPC in CMMB
    Qiao, Li
    Jing, He
    Yu, Xuxin
    2013 IEEE 4TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2014, : 152 - 155