An efficient XOR-free implementation of polar encoder for reconfigurable hardware

被引:0
|
作者
Kumar, Navin [1 ]
Kedia, Deepak [1 ]
Purohit, Gaurav [2 ]
机构
[1] GJUS &T, Dept ECE, Hisar, Haryana, India
[2] CSIR CEERI, Adv Informat Technol Grp, Pilani, Rajasthan, India
关键词
Non-systematic polar encoder; Permutation; Bit fixing; Field programmable gate array; Parallelism; Hardware; ARCHITECTURE;
D O I
10.1016/j.vlsi.2024.102291
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel approach to implementing an XOR-Free architecture of the non-systematic polar encoder (NSPE) for 5G radio. The optimization of XOR logic for hardware (HW) implementation is essential to reduce delay and power consumption. The proposed architecture for NSPE replaces XOR operations with combinational logical patterns, and some redundant patterns are removed with the help of bit manipulation to make it more efficient. The design infers multiplexers (2:1 or 4:1) and inverters as its functional units, making the design adequate and effective in alleviating HW complexity. The XOR-Free encoder performs the same functionality as the XOR-based conventional encoder. We have written a MATLAB script that generates Verilog hardware description language (HDL) code for fully or partially parallel polar encoders tailored to specific code lengths (N) and degrees of parallelism (M). A comparative analysis of various fully and partially parallel encoders with the XOR-Free algorithm is presented. The implementation results show that the proposed architectures are more efficient in terms of HW cost, power consumption, throughput, and latency.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] XOR-FREE Implementation of Convolutional Encoder for Reconfigurable Hardware
    Purohit, Gaurav
    Raju, Kota Solomon
    Chaubey, Vinod Kumar
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2016, 2016
  • [2] A New XOR-Free Approach for Implementation of Convolutional Encoder
    Purohit, G.
    Raju, K. S.
    Chaubey, V. K.
    IEEE EMBEDDED SYSTEMS LETTERS, 2016, 8 (01) : 22 - 25
  • [3] High Speed and Low Complexity XOR-Free Technique Based Data Encoder Architecture
    Venkatesh, T.
    Barathi, T. Divya
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [4] A New XOR-FREE Approach to Implement Walsh Sequences
    Gaurav Purohit
    Divya Vyas
    Vinod Kumar Chaubey
    Kota Solomon Raju
    Chandra Shekhar
    Wireless Personal Communications, 2019, 109 : 51 - 60
  • [5] A New XOR-FREE Approach to Implement Walsh Sequences
    Purohit, Gaurav
    Vyas, Divya
    Chaubey, Vinod Kumar
    Raju, Kota Solomon
    Shekhar, Chandra
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 109 (01) : 51 - 60
  • [6] Reducing Protocol Analysis with XOR to the XOR-Free Case in the Horn Theory Based Approach
    Kuesters, Ralf
    Truderung, Tomasz
    JOURNAL OF AUTOMATED REASONING, 2011, 46 (3-4) : 325 - 352
  • [7] Reducing Protocol Analysis with XOR to the XOR-free Case in the Horn Theory Based Approach
    Kuesters, Ralf
    Truderung, Tomasz
    CCS'08: PROCEEDINGS OF THE 15TH ACM CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, 2008, : 129 - 138
  • [8] Reducing Protocol Analysis with XOR to the XOR-Free Case in the Horn Theory Based Approach
    Ralf Küsters
    Tomasz Truderung
    Journal of Automated Reasoning, 2011, 46 : 325 - 352
  • [9] Efficient implementation of cellular algorithms on reconfigurable hardware
    Corsonello, P
    Spezzano, G
    Staino, G
    Talia, D
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 211 - 218
  • [10] An efficient hardware implementation for intra prediction of AVS encoder
    Yang, Qitong
    Zhang, Zhaoyang
    Teng, Guowei
    Shen, Liquan
    2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 200 - 205