XOR-FREE Implementation of Convolutional Encoder for Reconfigurable Hardware

被引:3
|
作者
Purohit, Gaurav [1 ]
Raju, Kota Solomon [2 ]
Chaubey, Vinod Kumar [1 ]
机构
[1] BITS Pilani, Dept EEE, Pilani 333031, Rajasthan, India
[2] Cent Elect Engn Res Inst, Digital Syst Grp, Pilani 333031, Rajasthan, India
关键词
D O I
10.1155/2016/9128683
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel XOR-FREE algorithm to implement the convolutional encoder using reconfigurable hardware. The approach completely removes theXORprocessing of a chosen nonsystematic, feedforward generator polynomial of larger constraint length. The hardware (HW) implementation of new architecture uses Lookup Table (LUT) for storing the parity bits. The design implements architectural reconfigurability by modifying the generator polynomial of the same constraint length and code rate to reduce the design complexity. The proposed architecture reduces the dynamic power up to 30% and improves the hardware cost and propagation delay up to 20% and 32%, respectively. The performance of the proposed architecture is validated in MATLAB Simulink and tested on Zynq-7 series FPGA.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Implementation of Convolutional Encoder and Viterbi Decoder using VHDL
    Wong, Yin Sweet
    Ong, Wen Jian
    Chong, Jin Hui
    Ng, Chee Kyun
    Noordin, Nor Kamariah
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 22 - 25
  • [32] Scalable Hardware Implementation for Quasi-Dyadic Goppa Encoder
    Massolino, Pedro Maat C.
    Margi, Cintia Borges
    Barreto, Paulo S. L. M.
    Ruggiero, Wilson Vicente
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [33] Hardware Implementation of JPEG2000 Encoder for Video Compression
    Jahaya, Bakkurudeen Ali
    Rehman, Attiq Ur
    Defilippis, Ivan
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1296 - +
  • [34] Bisection Neural Network Toward Reconfigurable Hardware Implementation
    Chen, Yan
    Zhang, Renyuan
    Kan, Yirong
    Yang, Sa
    Nakashima, Yasuhiko
    IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2024, 35 (03) : 3663 - 3673
  • [35] Reconfigurable hardware implementation of neural networks for humanoid locomotion
    Prieto, B
    de Lope, J
    Maravall, D
    ARTIFICIAL INTELLIGENCE AND KNOWLEDGE ENGINEERING APPLICATIONS: A BIOINSPIRED APPROACH, PT 2, PROCEEDINGS, 2005, 3562 : 395 - 404
  • [36] Software Redundancy Implementation Strategy in Reconfigurable Hardware Framework
    Razvan, Sinca
    Csaba, Szasz
    PROCEEDINGS OF 2019 8TH INTERNATIONAL CONFERENCE ON MODERN POWER SYSTEMS (MPS), 2019,
  • [37] An optimized reconfigurable architecture for hardware implementation of decimal arithmetic
    Emami, Samaneh
    Sedighi, Mehdi
    COMPUTERS & ELECTRICAL ENGINEERING, 2017, 63 : 18 - 29
  • [38] Hardware Implementation and Testing of Reconfigurable RTU for Wireless SCADA
    Aamir, Muhammad
    Uqaili, Muhammad Aslam
    Khan, Nishat Ahmad
    Poncela, Javier
    Chowdhry, B. S.
    WIRELESS PERSONAL COMMUNICATIONS, 2015, 85 (02) : 511 - 528
  • [39] Implementation of artificial neural networks on a reconfigurable hardware accelerator
    Porrmann, M
    Witkowski, U
    Kalte, H
    Rückert, U
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 243 - 250
  • [40] Implementation of Reconfigurable SHA-2 Hardware Core
    Mladenov, Todor
    Nooshabadi, Saeid
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1802 - 1805