An optimized reconfigurable architecture for hardware implementation of decimal arithmetic

被引:2
|
作者
Emami, Samaneh [1 ]
Sedighi, Mehdi [1 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
关键词
Computer arithmetic; Decimal arithmetic; Coarse-grain architecture; Reconfigurable hardware;
D O I
10.1016/j.compeleceng.2017.08.018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware and software implementations of decimal arithmetic have resurfaced in recen years to overcome the limitations of binary arithmetic. Traditionally, decimal arithmetic units have been designed as application-specific hardware modules. But there is an emerging trend towards the design and implementation of deciinal arithmetic operations on re configurable structures. This paper contributes to this trend by proposing a reconfigurabli architecture, namely DARA, for high performance implementation of decimal arithmetic operations. Some basic decimal arithmetic operations were implemented on DARA anc synthesized subsequently. The results show that DARA has a delay overhead of 26% an area overhead of 54% on average compared to an ASIC implementation of the same operations. At the same time, if those basic operations had been implemented on a moder commercial FPGA, DARA would have outperformed the commercial device in terms of de lay and area by a factor of almost 4 and 9, respectively. (C) 2017 Elsevier Ltd. All rights reserved
引用
收藏
页码:18 / 29
页数:12
相关论文
共 50 条
  • [1] Optimized Implementation of the HPCG Benchmark on Reconfigurable Hardware
    Zeni, Alberto
    O'Brien, Kenneth
    Blott, Michaela
    Santambrogio, Marco D.
    EURO-PAR 2021: PARALLEL PROCESSING, 2021, 12820 : 616 - 630
  • [2] A survey of hardware designs for decimal arithmetic
    Wang, L. -K.
    Erle, M. A.
    Tsen, C.
    Schwarz, E. M.
    Schulte, M. J.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2010, 54 (02)
  • [3] An optimized architecture for implementing image convolution with reconfigurable hardware
    Vega-Rodriguez, MA
    Sanchez-Perez, JM
    Gomez-Pulido, JA
    Intelligent Automations and Control: Trends Principles, and Applications, Vol 16, 2004, 16 : 131 - 136
  • [4] Hardware implementation of neural network with. expansiuble and reconfigurable architecture
    Yun, SB
    Kim, YJ
    Dong, SS
    Lee, CH
    ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING: COMPUTATIONAL INTELLIGENCE FOR THE E-AGE, 2002, : 970 - 975
  • [5] A new arithmetic unit in GF(2m) for reconfigurable hardware implementation
    Kim, CH
    Kwon, S
    Kim, JJ
    Hong, CP
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 670 - 680
  • [6] Reconfigurable Hardware Implementation of Arithmetic Modulo Minimal Redundancy Cyclotomic Primes for ECC
    Baldwin, Brian
    Marnane, William P.
    Granger, Robert
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 255 - +
  • [7] A Reconfigurable Architecture for Posit Arithmetic
    Sarkar, Souradip
    Velayuthan, Purushotham Murugappa
    Gomony, Manil Dev
    2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 82 - 87
  • [8] Design and implementation of a coarse-grained dynamically reconfigurable hardware architecture
    Becker, J
    Pionteck, T
    Habermann, C
    Glesner, M
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 41 - 46
  • [9] An architecture for the efficient implementation of compressive sampling reconstruction algorithms in reconfigurable hardware
    Ortiz, Fernando E.
    Kelmelis, Eric J.
    Arce, Gonzalo R.
    VISUAL INFORMATION PROCESSING XVI, 2007, 6575
  • [10] Hardware Implementation of Support Vector Machine Classifier using Reconfigurable Architecture
    Kumar, Santosh
    Manikandan, J.
    Agrawal, V. K.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 45 - 50