An optimized reconfigurable architecture for hardware implementation of decimal arithmetic

被引:2
|
作者
Emami, Samaneh [1 ]
Sedighi, Mehdi [1 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
关键词
Computer arithmetic; Decimal arithmetic; Coarse-grain architecture; Reconfigurable hardware;
D O I
10.1016/j.compeleceng.2017.08.018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware and software implementations of decimal arithmetic have resurfaced in recen years to overcome the limitations of binary arithmetic. Traditionally, decimal arithmetic units have been designed as application-specific hardware modules. But there is an emerging trend towards the design and implementation of deciinal arithmetic operations on re configurable structures. This paper contributes to this trend by proposing a reconfigurabli architecture, namely DARA, for high performance implementation of decimal arithmetic operations. Some basic decimal arithmetic operations were implemented on DARA anc synthesized subsequently. The results show that DARA has a delay overhead of 26% an area overhead of 54% on average compared to an ASIC implementation of the same operations. At the same time, if those basic operations had been implemented on a moder commercial FPGA, DARA would have outperformed the commercial device in terms of de lay and area by a factor of almost 4 and 9, respectively. (C) 2017 Elsevier Ltd. All rights reserved
引用
收藏
页码:18 / 29
页数:12
相关论文
共 50 条
  • [31] FLOATING DECIMAL ARITHMETIC
    不详
    ONDE ELECTRIQUE, 1989, 69 (01): : 73 - 73
  • [32] Hardware Architecture Optimized for Iris Recognition
    Grabowski, Kamil
    Napieralski, Andrzej
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (09) : 1293 - 1303
  • [33] A Partially Reconfigurable Architecture Supporting Hardware Threads
    Wang, Ying
    Yan, Jian
    Zhou, Xuegong
    Wang, Lingli
    Luk, Wayne
    Peng, Chenglian
    Tong, Jiarong
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 269 - 276
  • [34] RNA: A Reconfigurable Architecture for Hardware Neural Acceleration
    Tu, Fengbin
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 695 - 700
  • [35] Efficient Architecture for Spike Sorting in Reconfigurable Hardware
    Hwang, Wen-Jyi
    Lee, Wei-Hao
    Lin, Shiow-Jyu
    Lai, Sheng-Ying
    SENSORS, 2013, 13 (11): : 14860 - 14887
  • [36] A Novel Reconfigurable Hardware Architecture of Neural Network
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 618 - 621
  • [37] Reconfigurable MAC-based architecture for parallel hardware implementation on FPGAs of Artificial Neural Networks
    Nedjah, Nadia
    da Silva, Rodrigo Martins
    Mourelle, Luiza de Macedo
    Carvalho da Silva, Marcus Vinicius
    ARTIFICIAL NEURAL NETWORKS - ICANN 2008, PT II, 2008, 5164 : 169 - +
  • [38] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    Wang, Chao
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2016, 44 (06) : 1102 - 1117
  • [39] Reconfigurable Hardware Design for Polynomial Galois Field Arithmetic Operations
    Inumarty, Hariveer
    Basiri, Mohamed Asan M.
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [40] An optimized hardware implementation of the CORDIC algorithm
    Lyu, Fei
    Wu, Chaoran
    Wang, Yuxuan
    Pan, Hongbing
    Wang, Yu
    Luo, Yuanyong
    IEICE ELECTRONICS EXPRESS, 2022, 19 (21):