An optimized reconfigurable architecture for hardware implementation of decimal arithmetic

被引:2
|
作者
Emami, Samaneh [1 ]
Sedighi, Mehdi [1 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
关键词
Computer arithmetic; Decimal arithmetic; Coarse-grain architecture; Reconfigurable hardware;
D O I
10.1016/j.compeleceng.2017.08.018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware and software implementations of decimal arithmetic have resurfaced in recen years to overcome the limitations of binary arithmetic. Traditionally, decimal arithmetic units have been designed as application-specific hardware modules. But there is an emerging trend towards the design and implementation of deciinal arithmetic operations on re configurable structures. This paper contributes to this trend by proposing a reconfigurabli architecture, namely DARA, for high performance implementation of decimal arithmetic operations. Some basic decimal arithmetic operations were implemented on DARA anc synthesized subsequently. The results show that DARA has a delay overhead of 26% an area overhead of 54% on average compared to an ASIC implementation of the same operations. At the same time, if those basic operations had been implemented on a moder commercial FPGA, DARA would have outperformed the commercial device in terms of de lay and area by a factor of almost 4 and 9, respectively. (C) 2017 Elsevier Ltd. All rights reserved
引用
收藏
页码:18 / 29
页数:12
相关论文
共 50 条
  • [41] A Reconfigurable Hardware Architecture for Principal Component Analysis
    Korat, Uday A.
    Alimohammad, Amirhossein
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (05) : 2097 - 2113
  • [42] A Reconfigurable Hardware Architecture for Principal Component Analysis
    Uday A. Korat
    Amirhossein Alimohammad
    Circuits, Systems, and Signal Processing, 2019, 38 : 2097 - 2113
  • [43] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nadia Nedjah
    Luiza de Macedo Mourelle
    Chao Wang
    International Journal of Parallel Programming, 2016, 44 : 1102 - 1117
  • [44] A reconfigurable approach to hardware implementation of neural networks
    Noory, B
    Groza, V
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 1861 - 1864
  • [45] AN IMPLEMENTATION OF MEMBRANE COMPUTING USING RECONFIGURABLE HARDWARE
    Nguyen, Van
    Kearney, David
    Gioiosa, Gianpaolo
    COMPUTING AND INFORMATICS, 2008, 27 : 551 - 569
  • [46] Reconfigurable hardware implementation of the lenstra factorization algorithm
    Zapotecas-Martinez, Saul
    Mancillas-López, Cuauhtemoc
    Rodríguez-Henríquez, Francisco
    Cruz-Cortes, Nareli
    2006 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2006, : 389 - +
  • [47] Efficient implementation of cellular algorithms on reconfigurable hardware
    Corsonello, P
    Spezzano, G
    Staino, G
    Talia, D
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 211 - 218
  • [48] Design and Implementation of Reconfigurable VLSI Architecture for Optimized Performance Cognitive Radio Wideband Spectrum Sensing
    Gayathri, S.
    Sujatha, K. S.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 711 - 717
  • [49] Hardware Architecture of OFCE-HS for Hardware Implementation
    Rustam, Ruzali
    Hamid, Nor Hisham
    Hussin, Fawnizu Azmadi
    FOURTH INTERNATIONAL CONFERENCE ON MACHINE VISION (ICMV 2011): COMPUTER VISION AND IMAGE ANALYSIS: PATTERN RECOGNITION AND BASIC TECHNOLOGIES, 2012, 8350
  • [50] Optimized arithmetic hardware design based on hierarchical formal verification
    Kikkeri, Nikhil
    Seidel, Peter-Michael
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 541 - 544