A FLEXIBLE SHARED-BUFFER SWITCH FOR ATM AT GB/S RATES

被引:36
|
作者
DENZEL, WE
ENGBERSEN, APJ
ILIADIS, I
机构
[1] IBM Research Division, Zurich Research Laboratory
来源
COMPUTER NETWORKS AND ISDN SYSTEMS | 1995年 / 27卷 / 04期
关键词
ATM SWITCH; SHARED-BUFFER SWITCH; FAST PACKET SWITCH; VLSI SWITCH; MODULARITY; EXPANDABILITY; SWITCH PERFORMANCE; THROUGHPUT; DELAY;
D O I
10.1016/0169-7552(94)00004-D
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture of a very high-speed VLSI packet switch and its performance. The switch, called PRIZMA, is suited for broadband telecommunications, based on ATM, the Asynchronous Transfer Mode. However, the concept is not restricted to ATM-oriented architectural environments. There may be applications within private networks, independent of whether they are ATM-based. There may also be other potential applications such as multiprocessor interconnection. The architecture of the PRIZMA switch follows the architecture of its lower-speed earlier version (H. Ahmadi et al., Int. J. Digital Analog Cabled Syst. 2 (4) (1989) 277-287) to a large degree: It is based on a single-chip switch element that exploits the performance advantage of output queuing and from which larger, self-routing single-stage or multistage switch fabrics can be constructed in a modular way. However, compared to the precursor, higher performance is achieved by output queues that now are configured as a dynamically shared memory. This shared memory can also be expanded by linking multiple switch elements. Owing to novel parallel structures inside the switch element, VLSI implementation is possible for transmission rates on the order of a gigabit per second per port. In the last section of this paper, performance results are presented for a switch in a single-stage configuration as well as for the case of a three-stage switch fabric.
引用
收藏
页码:611 / 624
页数:14
相关论文
共 50 条
  • [31] ATM switch with shared-memory input buffer and expansive ports
    Huazhong Ligong Daxue Xuebao/Journal Huazhong (Central China) University of Science and Technology, 1996, 24 (07):
  • [32] Performance study of buffer control schemes and cell discard mechanisms in a shared buffer ATM switch
    Dou, C
    Sheu, JS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (05) : 899 - 909
  • [33] Methods for storing arriving cells in a shared multi-buffer ATM switch
    Shibata, A
    Inai, H
    Yamakita, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1999, 82 (02): : 39 - 47
  • [34] Performance analysis of shared buffer ATM switch with different cell departure models
    Fong, S
    Singh, S
    1998 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE, 1997, : 386 - 392
  • [35] Shared-buffer smoothing of variable bit-rate streams
    Anastasiadis, SV
    Sevcik, KC
    Stumm, M
    PERFORMANCE EVALUATION, 2005, 59 (01) : 47 - 72
  • [36] An approximate analysis of a shared buffer ATM switch using input process aggregation
    Kim, J
    Jun, CH
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1999, E82B (12) : 2107 - 2115
  • [37] A 2.5 Gb/s ATM switch chip set
    Plaza, P
    Merayo, LA
    Diaz, JC
    Conesa, JL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (03) : 405 - 416
  • [38] An approximate transient analysis of dynamic thresholds in an ATM switch with shared buffer memory
    Zouta, T
    Inai, H
    Yamakita, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2001, 84 (06): : 1 - 10
  • [39] Methods for storing arriving cells in a shared multi-buffer ATM switch
    Shibata, Atsushi
    Inai, Hiroshi
    Yamakita, Jiro
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1999, 82 (02): : 39 - 47
  • [40] Performance of an ATM multi-stage shared buffer switch with broadcast traffic
    Raffaelli, C
    Casoni, M
    ATM, NETWORKS AND LANS - NOC '96-II, 1996, : 130 - 137