A FLEXIBLE SHARED-BUFFER SWITCH FOR ATM AT GB/S RATES

被引:36
|
作者
DENZEL, WE
ENGBERSEN, APJ
ILIADIS, I
机构
[1] IBM Research Division, Zurich Research Laboratory
来源
COMPUTER NETWORKS AND ISDN SYSTEMS | 1995年 / 27卷 / 04期
关键词
ATM SWITCH; SHARED-BUFFER SWITCH; FAST PACKET SWITCH; VLSI SWITCH; MODULARITY; EXPANDABILITY; SWITCH PERFORMANCE; THROUGHPUT; DELAY;
D O I
10.1016/0169-7552(94)00004-D
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture of a very high-speed VLSI packet switch and its performance. The switch, called PRIZMA, is suited for broadband telecommunications, based on ATM, the Asynchronous Transfer Mode. However, the concept is not restricted to ATM-oriented architectural environments. There may be applications within private networks, independent of whether they are ATM-based. There may also be other potential applications such as multiprocessor interconnection. The architecture of the PRIZMA switch follows the architecture of its lower-speed earlier version (H. Ahmadi et al., Int. J. Digital Analog Cabled Syst. 2 (4) (1989) 277-287) to a large degree: It is based on a single-chip switch element that exploits the performance advantage of output queuing and from which larger, self-routing single-stage or multistage switch fabrics can be constructed in a modular way. However, compared to the precursor, higher performance is achieved by output queues that now are configured as a dynamically shared memory. This shared memory can also be expanded by linking multiple switch elements. Owing to novel parallel structures inside the switch element, VLSI implementation is possible for transmission rates on the order of a gigabit per second per port. In the last section of this paper, performance results are presented for a switch in a single-stage configuration as well as for the case of a three-stage switch fabric.
引用
收藏
页码:611 / 624
页数:14
相关论文
共 50 条
  • [21] Pushout with global thresholds buffer control scheme in a shared buffer ATM switch
    Yang, RB
    Chu, YS
    Liang, MC
    Wu, CS
    10TH IEEE INTERNATIONAL CONFERENCE ON NETWORKS (ICON 2002), PROCEEDINGS, 2002, : 89 - 93
  • [22] Analysis of an ATM shared buffer switch loaded with bursty traffic
    Callegati, F
    Casoni, M
    Corazza, G
    Raffaelli, C
    BROADBAND ACCESS SYSTEMS, 1996, 2917 : 410 - 421
  • [23] Space division approach to implement a shared buffer in an ATM switch
    Pao, DCW
    Leung, SC
    COMPUTER COMMUNICATIONS, 1997, 20 (01) : 29 - 37
  • [24] Space division approach to implement a shared buffer in an ATM switch
    City Univ of Hong Kong, Kowloon, Hong Kong
    Comput Commun, 1 (29-37):
  • [25] A modular and scalable ATM switch using shared buffer architecture
    Park, YK
    Lee, G
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 318 - 321
  • [26] Simulation and analytical approximation of ATM multistage shared buffer switch
    Casoni, M
    Raffaelli, C
    IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 1207 - 1211
  • [27] Dynamic threshold control in an ATM switch with shared memory buffer
    Zouta, T
    Inai, H
    Yamakita, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2000, 83 (04): : 1 - 11
  • [28] Hybrid Shared-Buffer for Multi-Master Databases
    Zhang, Rongrong
    Zhou, Xuan
    Ye, Zhiwei
    Cai, Dunbo
    Cai, Peng
    Qian, Ling
    JOURNAL OF DATABASE MANAGEMENT, 2024, 35 (01)
  • [29] HIMA - A HIERARCHICAL AND MODULAR ATM SWITCH WITH PARTIALLY SHARED OUTPUT BUFFER
    TSAI, Z
    YU, K
    LAI, F
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1993, 140 (06): : 429 - 435
  • [30] Maximum buffer requirement of ATM shared memory switch with enforced sources
    Wu, JS
    Kuo, FJ
    1996 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS - CONVERGING TECHNOLOGIES FOR TOMORROW'S APPLICATIONS, VOLS. 1-3, 1996, : 1664 - 1668