A Low Power L1 Cache Design Based on Data and Tag Re-Mapping

被引:0
|
作者
Visalli, Giuseppe [1 ]
机构
[1] Micron Semicond Italy, Embedded Solut Grp, Contrada Blocco Torrazze,Zona Ind Sud, I-95121 Catania, Italy
关键词
Area Measurement; Cache Memories; Leakage Currents; Power Demand; Random Access Memories; Verification; Very Large Scale Integration System;
D O I
10.1166/jolpe.2013.1275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose an architecture-level power optimization technique for L1 caches. The idea is to unify the DATA and TAG fields in a unique embedded static RAM and an intelligent cache controller to minimize the latency penalty. Moreover, an intermediate high-speed pre-fetch buffer optimizes the whole system. We apply this approach to direct-mapped instruction cache and set-associative data cache. Experimental results indicate the power saving by 20% with latency overhead by 12%.
引用
收藏
页码:427 / 434
页数:8
相关论文
共 50 条
  • [31] A low-power I-cache design with tag-comparison reuse
    Inoue, K
    Tanaka, H
    Moshnyaga, VG
    Murakami, K
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 61 - 67
  • [32] Aging mitigation of L1 cache by exchanging instruction and data caches
    Sadeghi, Mohammad
    Nikmehr, Hooman
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 68 - 75
  • [33] Tag skipping technique using WTS buffer for optimal low power cache design
    Akaaboune, A
    Botros, N
    Alghazo, J
    RECORDS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2004, : 13 - 18
  • [34] Hardware-Based and Hybrid L1 Data Cache Bypassing to Improve GPU Performance
    Huangfu, Yijie
    Zhang, Wei
    2015 IEEE 17TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2015 IEEE 7TH INTERNATIONAL SYMPOSIUM ON CYBERSPACE SAFETY AND SECURITY, AND 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS), 2015, : 972 - 976
  • [35] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    Dang-hui Wang
    He-peng Liu
    Yi-ran Chen
    Journal of Central South University, 2015, 22 : 1769 - 1775
  • [36] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    王党辉
    刘合朋
    陈怡然
    JournalofCentralSouthUniversity, 2015, 22 (05) : 1769 - 1775
  • [37] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    Wang Dang-hui
    Liu He-peng
    Chen Yi-ran
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2015, 22 (05) : 1769 - 1775
  • [38] Reducing Dynamic Energy of Set-Associative L1 Instruction Cache by Early Tag Lookup
    Zhang, Wei
    Zhang, Hang
    Lach, John
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 49 - 54
  • [39] Using Magnetic RAM to Build Low-Power and Soft Error-Resilient L1 Cache
    Sun, Hongbin
    Liu, Chuanyin
    Xu, Wei
    Zhao, Jizhong
    Zheng, Nanning
    Zhang, Tong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 19 - 28
  • [40] Enhancing GPU performance by efficient hardware-based and hybrid L1 data cache bypassing
    Huangfu Y.
    Zhang W.
    Huangfu, Yijie (huangfuy2@vcu.edu), 1600, Korean Institute of Information Scientists and Engineers (11): : 69 - 77