A Low Power L1 Cache Design Based on Data and Tag Re-Mapping

被引:0
|
作者
Visalli, Giuseppe [1 ]
机构
[1] Micron Semicond Italy, Embedded Solut Grp, Contrada Blocco Torrazze,Zona Ind Sud, I-95121 Catania, Italy
关键词
Area Measurement; Cache Memories; Leakage Currents; Power Demand; Random Access Memories; Verification; Very Large Scale Integration System;
D O I
10.1166/jolpe.2013.1275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose an architecture-level power optimization technique for L1 caches. The idea is to unify the DATA and TAG fields in a unique embedded static RAM and an intelligent cache controller to minimize the latency penalty. Moreover, an intermediate high-speed pre-fetch buffer optimizes the whole system. We apply this approach to direct-mapped instruction cache and set-associative data cache. Experimental results indicate the power saving by 20% with latency overhead by 12%.
引用
收藏
页码:427 / 434
页数:8
相关论文
共 50 条
  • [21] Boosting GPU Performance by Profiling-Based L1 Data Cache Bypassing
    Huangfu, Yijie
    Zhang, Wei
    2015 15TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON CLUSTER, CLOUD AND GRID COMPUTING, 2015, : 1119 - 1122
  • [22] A Data Migration Approach for L1 Cache Design with SRAM and Volatile STT-RAM
    Cheng, Wei-Kai
    Ciou, Yen-Heng
    INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014), 2015, 274 : 246 - 253
  • [23] MOESIL: A Cache Coherency Protocol for Locked Mixed Criticality L1 Data Cache
    Nair, Arun S.
    Pai, Aboli Vijayan
    Raveendran, Biju K.
    Patil, Geeta
    PROCEEDINGS OF THE 2021 IEEE/ACM 25TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2021), 2021,
  • [24] Fast-Track Cache: A Huge Racetrack Memory L1 Data Cache
    Tarrega, Hugo
    Valero, Alejandro
    Lorente, Vicente
    Petit, Salvador
    Sahuquillo, Julio
    PROCEEDINGS OF THE 36TH ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, ICS 2022, 2022,
  • [25] An Adaptive Width Data Cache for Low Power Design
    Ye, Jiongyao
    Watanabe, Takahiro
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 488 - 491
  • [26] A Multistep Tag Comparison Method for a Low-Power L2 Cache
    Park, Hyunsun
    Yoo, Sungjoo
    Lee, Sunggu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (04) : 559 - 572
  • [28] An L1 Cache Design Space Exploration System for Embedded Applications
    Tojo, Nobuaki
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (06) : 1442 - 1453
  • [29] Two-phase prediction of L1 data cache misses
    Mahjur, A.
    Jahangir, A. H.
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (06): : 381 - 388
  • [30] L1 Collective Cache: Managing Shared Data for Chip Multiprocessors
    Jiang, Guanjun
    Fen, Degui
    Tong, Liangliang
    Xiang, Lingxiang
    Wang, Chao
    Chen, Tianzhou
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2009, 5737 : 123 - +