A Low Power L1 Cache Design Based on Data and Tag Re-Mapping

被引:0
|
作者
Visalli, Giuseppe [1 ]
机构
[1] Micron Semicond Italy, Embedded Solut Grp, Contrada Blocco Torrazze,Zona Ind Sud, I-95121 Catania, Italy
关键词
Area Measurement; Cache Memories; Leakage Currents; Power Demand; Random Access Memories; Verification; Very Large Scale Integration System;
D O I
10.1166/jolpe.2013.1275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose an architecture-level power optimization technique for L1 caches. The idea is to unify the DATA and TAG fields in a unique embedded static RAM and an intelligent cache controller to minimize the latency penalty. Moreover, an intermediate high-speed pre-fetch buffer optimizes the whole system. We apply this approach to direct-mapped instruction cache and set-associative data cache. Experimental results indicate the power saving by 20% with latency overhead by 12%.
引用
收藏
页码:427 / 434
页数:8
相关论文
共 50 条
  • [1] Region-Based Way-Partitioning on L1 Data Cache for Low Power
    Zheng, Zhong
    Wang, Zhiying
    Shen, Li
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (11): : 2466 - 2469
  • [2] Design of a High Reliable L1 Data Cache with Redundant Cache
    Li, Haolin
    Hang, Xinyue
    Luo, Huiqing
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 41 - +
  • [3] Novel SRAM Bias Control Circuits for a Low Power L1 Data Cache
    Seyedi, Azam
    Armejach, Adria
    Cristal, Adrian
    Unsal, Osman S.
    Valero, Mateo
    2012 NORCHIP, 2012,
  • [4] Re-mapping for low power under tight timing constraints
    Vuillod, P
    Benini, L
    DeMicheli, G
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 287 - 292
  • [5] Enhancing the L1 Data Cache Design to Mitigate HCI
    Valero, Alejandro
    Miralaei, Negar
    Petit, Salvador
    Sahuquillo, Julio
    Jones, Timothy M.
    IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (02) : 93 - 96
  • [6] Flexible L1 Cache Optimization for a Low Power Embedded System
    Zhao, Huatao
    Yin, Sijie
    Sun, Yuxin
    Watanabe, Takahiro
    PROCEEDINGS 2013 INTERNATIONAL CONFERENCE ON MECHATRONIC SCIENCES, ELECTRIC ENGINEERING AND COMPUTER (MEC), 2013, : 2433 - 2437
  • [7] Stack filter: Reducing L1 data cache power consumption
    Gonzalez-Alberquilla, R.
    Castro, F.
    Pinuel, L.
    Tirado, F.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (12) : 685 - 695
  • [8] L1 Data Cache Power Reduction Using a Forwarding Predictor
    Carazo, P.
    Apolloni, R.
    Castro, F.
    Chaver, D.
    Pinuel, L.
    Tirado, F.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 116 - +
  • [9] Circuit design of a dual-versioning L1 data cache
    Seyedi, Azam
    Armejach, Adria
    Cristal, Adrian
    Unsal, Osman S.
    Hur, Ibrahim
    Valero, Mateo
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (03) : 237 - 245
  • [10] Exploiting Early Tag Access for Reducing L1 Data Cache Energy in Embedded Processors
    Dai, Jianwei
    Guan, Menglong
    Wang, Lei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 396 - 407