Test Generation for Crosstalk-Induced Delay Faults in VLSI Circuits UsingModified FAN Algorithm

被引:0
|
作者
Jayanthy, S. [1 ]
Bhuvaneswari, M. C. [2 ]
Sujitha, Keesarapalli [3 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore 641022, Tamil Nadu, India
[2] PSG Coll Technol, EEE Dept, Coimbatore 641004, Tamil Nadu, India
[3] PSG Coll Technol, ME Appl Elect, Coimbatore 641004, Tamil Nadu, India
关键词
D O I
10.1155/2012/745861
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As design trends move toward nanometer technology, new problems due to noise effects lead to a decrease in reliability and performance of VLSI circuits. Crosstalk is one such noise effect which affects the timing behaviour of circuits. In this paper, an efficient Automatic Test Pattern Generation (ATPG) method based on a modified Fanout Oriented (FAN) to detect crosstalk-induced delay faults in VLSI circuits is presented. Tests are generated for ISCAS-85 and enhanced scan version of ISCAS 89 benchmark circuits. Experimental results demonstrate that the test program gives better fault coverage, less number of backtracks, and hence reduced test generation time for most of the benchmark circuits when compared to modified Path-Oriented Decision Making (PODEM) based ATPG. The number of transitions is also reduced thus reducing the power dissipation of the circuit.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] A statistical model for path delay faults in VLSI circuits
    Hamad, M
    Landis, D
    PROCEEDINGS OF THE IEEE SOUTHEASTCON '96: BRINGING TOGETHER EDUCATION, SCIENCE AND TECHNOLOGY, 1996, : 388 - 392
  • [42] Path delay test generation for domino logic circuits in the presence of crosstalk
    Kundu, R
    Blanton, RD
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 122 - 130
  • [43] A method of test generation for path delay faults in balanced sequential circuits
    Ohtake, S
    Miwa, S
    Fujiwara, H
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 321 - 327
  • [44] Digital Circuit Crosstalk Delay Faults Test Generation Based on Neural Networks
    Zhang Jianshu
    Zhang Xiuju
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 2628 - 2631
  • [45] Investigating the impact of fill metal on crosstalk-induced delay and noise
    Nieuwoudt, Arthur
    Kawa, Jamil
    Massoud, Yehia
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 724 - +
  • [46] Generalized interconnect delay time and crosstalk models: II. Crosstalk-induced delay time deterioration and worst crosstalk models
    Lee, TGY
    Tseng, TY
    Wong, SC
    Yang, CJ
    Liang, MS
    Cheng, HC
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (12): : 6694 - 6699
  • [47] On Selection of Adjacent Lines in Test Pattern Generation for Delay Faults Considering Crosstalk Effects
    Ohama, Yuuya
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    Higami, Yoshinobu
    Takahashi, Hiroshi
    2017 17TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2017,
  • [48] Properties of pairs of test vectors detecting path delay faults in high performance VLSI logical circuits
    A. Yu. Matrosova
    V. B. Lipskii
    Automation and Remote Control, 2015, 76 : 658 - 667
  • [49] Properties of pairs of test vectors detecting path delay faults in high performance VLSI logical circuits
    Matrosova, A. Yu.
    Lipskii, V. B.
    AUTOMATION AND REMOTE CONTROL, 2015, 76 (04) : 658 - 667
  • [50] Testability analysis for crosstalk faults in VLSI circuits by using binary decision diagrams
    Pan, Zhongliang
    Chen, Ling
    SIXTH INTERNATIONAL CONFERENCE ON ELECTRONICS AND INFORMATION ENGINEERING, 2015, 9794