JUNCTION FORMATION AND POLY-SI DOPING FOR SCALED SUBMICRON CMOS TECHNOLOGY

被引:10
|
作者
OSBURN, CM [1 ]
CHEVACHAROENKUL, S [1 ]
MCGUIRE, GE [1 ]
机构
[1] N CAROLINA STATE UNIV, DEPT ELECT & COMP ENGN, RALEIGH, NC 27695 USA
关键词
D O I
10.1149/1.2221217
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
The scaling of p+ and n+ junctions from 1-mu-m technology down to 0.25-mu-m technology has been examined. Dopant profiles and sheet resistances were measured as a function of rapid thermal annealing temperature over the range of 650-1050-degrees-C for 8 and 10 keV BF2, 8 and 10 keV B, and 10-50 keV As implanted single- and poly-crystalline silicon. For the shallowest junctions (<100 nm), preamorphization with either silicon or germanium did not result in shallower junctions. Although the as-implanted dopant profiles were shallower in preamorphized samples, the subsequent dopant motion during RTA was greater than that for implants into single crystal substrates so that the dopant profiles after RTA were nearly the same for both cases. Preamorphization did, however, give low sheet resistance junctions and high dopant activation at low (550-degrees-C) annealing temperatures. Considerable dopant motion (approximately 50 nm) was observed in the tail region, near the junction, after 10 s of annealing at a relatively low temperature (800-degrees-C). Annealing for 10 s up to 1000-degrees-C resulted in very little additional change in the profiles; only at 1050-degrees-C did the high concentration, shoulder region of the profile start to move. The sheet resistance of implanted poly-Si was a factor of 10-20X higher than that of single crystal Si for these shallow junction processes and was unsuitable for MOS gate applications.
引用
收藏
页码:2287 / 2298
页数:12
相关论文
共 50 条
  • [1] Low energy ion doping technology for poly-Si TFTs
    Mimura, A
    Nagai, M
    Shinagawa, Y
    FLAT PANEL DISPLAY MATERIALS II, 1997, 424 : 141 - 151
  • [2] Development of poly-Si CMOS TFT using counter-doping process
    Yang, JY
    Yu, SH
    Kim, JI
    Yang, MS
    THIN FILM TRANSISTOR TECHNOLOGIES VI, PROCEEDINGS, 2003, 2002 (23): : 47 - 54
  • [3] SUBMICROMETER POLY-SI CMOS FABRICATION WITH LOW-TEMPERATURE LASER DOPING
    TOMITA, H
    NEGISHI, M
    SAMESHIMA, T
    USUI, S
    IEEE ELECTRON DEVICE LETTERS, 1989, 10 (12) : 547 - 549
  • [4] Characterization of crystalline-amorphous transition by heavy C doping of poly-Si (poly-Si:C)
    Yamamoto, Y
    Fursenko, O
    Köpke, K
    Bauer, J
    Bugiel, E
    Krüger, D
    Zaumseil, P
    Tillack, B
    APPLIED SURFACE SCIENCE, 2001, 184 (1-4) : 221 - 225
  • [5] Poly-si nanowire device technology
    Lin H.-C.
    Nanoscience and Nanotechnology - Asia, 2011, 1 (02): : 109 - 122
  • [6] Modeling of junction formation in scaled Si devices
    Taiji Noda
    Christa Vrancken
    Wilfried Vandervorst
    Journal of Computational Electronics, 2014, 13 : 33 - 39
  • [7] Modeling of junction formation in scaled Si devices
    Noda, Taiji
    Vrancken, Christa
    Vandervorst, Wilfried
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) : 33 - 39
  • [8] POLY-SI TFT AND DRIVER INTEGRATION TECHNOLOGY
    OHSHIMA, H
    MATSUEDA, Y
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1994, 77 (07): : 46 - 55
  • [9] Low temperature poly-Si TFT technology
    Noguchi, T
    Kim, DY
    Kwon, JY
    Park, KB
    Jung, JS
    Xianyu, WX
    Yin, HX
    Cho, HS
    FLEXIBLE ELECTRONICS 2004-MATERIALS AND DEVICE TECHNOLOGY, 2004, 814 : 7 - 14
  • [10] 0.13μm CMOS technology with optimized poly-Si/NO-oxide gate stack.
    Kubicek, S
    Jansen, P
    Badenes, G
    Schaekers, M
    Koldyaev, V
    Deferm, L
    De Meyer, K
    ULSI PROCESS INTEGRATION, 1999, 99 (18): : 193 - 202