JUNCTION FORMATION AND POLY-SI DOPING FOR SCALED SUBMICRON CMOS TECHNOLOGY

被引:10
|
作者
OSBURN, CM [1 ]
CHEVACHAROENKUL, S [1 ]
MCGUIRE, GE [1 ]
机构
[1] N CAROLINA STATE UNIV, DEPT ELECT & COMP ENGN, RALEIGH, NC 27695 USA
关键词
D O I
10.1149/1.2221217
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
The scaling of p+ and n+ junctions from 1-mu-m technology down to 0.25-mu-m technology has been examined. Dopant profiles and sheet resistances were measured as a function of rapid thermal annealing temperature over the range of 650-1050-degrees-C for 8 and 10 keV BF2, 8 and 10 keV B, and 10-50 keV As implanted single- and poly-crystalline silicon. For the shallowest junctions (<100 nm), preamorphization with either silicon or germanium did not result in shallower junctions. Although the as-implanted dopant profiles were shallower in preamorphized samples, the subsequent dopant motion during RTA was greater than that for implants into single crystal substrates so that the dopant profiles after RTA were nearly the same for both cases. Preamorphization did, however, give low sheet resistance junctions and high dopant activation at low (550-degrees-C) annealing temperatures. Considerable dopant motion (approximately 50 nm) was observed in the tail region, near the junction, after 10 s of annealing at a relatively low temperature (800-degrees-C). Annealing for 10 s up to 1000-degrees-C resulted in very little additional change in the profiles; only at 1050-degrees-C did the high concentration, shoulder region of the profile start to move. The sheet resistance of implanted poly-Si was a factor of 10-20X higher than that of single crystal Si for these shallow junction processes and was unsuitable for MOS gate applications.
引用
收藏
页码:2287 / 2298
页数:12
相关论文
共 50 条
  • [31] Improving the yield of deep submicron CMOS processes by controlling the grain size of poly-Si gate through post deposition rapid thermal anneal
    Kamal, AHM
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (04) : 552 - 554
  • [32] Integration technology of polymetal (W/WSiN/Poly-Si) dual gate CMOS for 1Gbit DRAMs and beyond
    Hiura, Y
    Azuma, A
    Nakajima, K
    Akasaka, Y
    Miyano, K
    Nitta, H
    Honjo, A
    Tsuchida, K
    Toyoshima, Y
    Suguro, K
    Kohyama, Y
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 389 - 392
  • [33] Printing formation of low-temperature poly-Si TFTs
    Furusawa, M.
    Tanaka, H.
    Kamakura, T.
    Shimoda, T.
    IDW '06: PROCEEDINGS OF THE 13TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2006, : 1655 - +
  • [34] The elimination of ion implantation damage at the source/drain junction of poly-Si TFTs
    Jung, SH
    Lee, MC
    Park, KC
    Han, MK
    DEFECT AND IMPURITY ENGINEERED SEMICONDUCTORS AND DEVICES III, 2002, 719 : 331 - 336
  • [35] A Qualitative Comparison Study of Analog Performance of Junction and Junctionless Poly-Si TFTs
    Wang, Shih-Wei
    Lin, Jyi-Tsong
    Eng, Yi-Chuen
    Chang, Yu-Che
    Lin, Chia-Hsien
    Chen, Hsuan-Hsu
    Lin, Po-Hsieh
    Tai, Chih-Hsuan
    Pai, Ching-Yao
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [36] Improvement of ELA poly-Si TFT characteristics by an optimal ion doping process
    Park, SC
    Jeon, DY
    PROCEEDINGS OF THE THIRD SYMPOSIUM ON THIN FILM TRANSISTOR TECHNOLOGIES, 1997, 96 (23): : 42 - 50
  • [37] Activation behavior of SLS and ELC poly-Si after ion shower doping
    Jin, Beop-Jong
    Oh, Sung-Jae
    Kim, Deok Hoi
    Uemoto, Tstomu
    Kim, Chi Woo
    Ro, Jae-Sang
    IDW '06: PROCEEDINGS OF THE 13TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2006, : 769 - +
  • [38] The reduction of grain size in LPCVD poly-Si by in situ oxygen and phosphorus doping
    Shishiguchi, S
    Okamoto, T
    Arai, K
    Hasebe, K
    Shigematsu, N
    JOURNAL OF CRYSTAL GROWTH, 1996, 166 (1-4) : 689 - 693
  • [39] The effects of channel doping concentration for n-type junction-less double-gate poly-Si nanostrip transistors
    Liu, Keng-Ming
    Peng, Fan-I
    Peng, Kang-Ping
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2014, 29 (05)
  • [40] A poly-Si thermoelectric cooling device fabricated by surface micromachining technology
    Lin, JC
    Chen, HJH
    Huang, IY
    Huang, SRS
    BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1084 - +