SYNTHESIS OF DELAY-VERIFIABLE COMBINATIONAL-CIRCUITS

被引:32
|
作者
KE, WD [1 ]
MENON, PR [1 ]
机构
[1] UNIV MASSACHUSETTS, DEPT ELECT & COMP ENGN, AMHERST, MA 01003 USA
基金
美国国家科学基金会;
关键词
TESTING FOR TIMING CORRECTNESS; PATH-DELAY FAULTS; DELAY-VERIFICATION TESTS; PRIMITIVE PATH-DELAY FAULTS; SYNTHESIS FOR DELAY-VERIFIABILITY;
D O I
10.1109/12.364533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We address the problem of testing circuits for temporal correctness. A circuit is considered delay-verifiable if its timing correctness can be established by applying delay tests. It is shown that verifying the timing of a circuit may require tests which can detect the simultaneous presence of more than one path delay fault. We provide a general framework for examining delay-verifiability by introducing a special class of faults called primitive path delay faults. It is necessary and sufficient to test every fault in this class to ensure the temporal correctness of combinational circuits. Based on this result, we develop a synthesis procedure for combinational circuits that can be tested for correct timing. Experimental data show that such implementations usually require less area than completely delay testable implementations.
引用
收藏
页码:213 / 222
页数:10
相关论文
共 50 条