Design of a high-order single-loop Sigma Delta ADC followed by a decimator in 0.18 mu m CMOS technology

被引:1
|
作者
Li Di [1 ]
Yang Yintang [1 ]
Shi Lichun [1 ]
Wu Xiaofeng [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
关键词
oversampled analog-to-digital converter; sigma-delta modulator; decimator; switched capacitor;
D O I
10.1088/1674-4926/30/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This work presents an oversampled high-order single-loop single-bit sigma-delta analog-to-digital converter followed by a multi-stage decimation filter. Design details and measurement results for the whole chip are presented for a TSMC 0.18 mu m CMOS implementation to achieve virtually ideal 16-b performance over a baseband of 640 kHz. The modulator in this work is a fully differential circuit that operates from a single 1.8 V power supply. With an oversampling ratio of 64 and a clock rate of 81.92 MHz, the modulator achieves a 94 dB dynamic range. The decimator achieves a pass -band ripple of less than 0.01 dB, a stop-band attenuation of 80 dB and a transition band from 640 to 740 kHz. The whole chip consumes only 56 mW for a 1.28 MHz output rate and occupies a die area of 1 x 2 mm(2)
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Design a Low-Power D Flip-Flop Using the 0.18 mu m CMOS Technology
    Gupta, Suvigya
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (04): : 287 - 293
  • [42] A low-power and compact sigma-delta voice-band codec in a 0.18-μm CMOS technology
    Ho, Daniel Quoc-Dang
    Chang, Chinchi
    Rathore, Jeetin
    D'Souza, Lewelyn
    Swei, Yuwen
    Chen, Kuan-Dar
    Lin, Jyhfong
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 8 - +
  • [43] An automatic coefficient design methodology for high-order bandpass sigma-delta modulator with single-stage structure
    Wang, Hwi-Ming
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) : 580 - 584
  • [44] Design Improvements on Fast, High-Order, Incremental Sigma-Delta ADCs for Low-Noise Stacked CMOS Image Sensors
    Carvalho Freitas, Luis Miguel
    Morgado-Dias, Fernando
    ELECTRONICS, 2021, 10 (16)
  • [45] AN EMPIRICAL-STUDY OF HIGH-ORDER SINGLE-BIT DELTA-SIGMA MODULATORS
    SCHREIER, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (08): : 461 - 466
  • [46] Design of High CMRR Two Stage Gate Driven OTAUsing 0.18 μm CMOS Technology
    Gaonkar, Siddesh
    Sushma, P. S.
    Fathima, Amra
    2016 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2016,
  • [47] A Fully Digital Nonlinear, High-speed Rank Order Filter in 0.18μm CMOS Technology
    Toscano, George John
    Saha, Pran Kanai
    PROCEEDINGS OF ICECE 2008, VOLS 1 AND 2, 2008, : 319 - +
  • [48] A novel system-level modeling and design approach for high performance single-loop sigma-delta ( n-ary sumation Δ) modulators
    Krishna, S. Vamsee
    Reddy, P. Sudhakara
    Reddy, S. Chandra Mohan
    INTERNATIONAL JOURNAL OF INTELLIGENT UNMANNED SYSTEMS, 2023, 11 (01) : 48 - 60
  • [49] A high resolution, extended temperature sigma delta ADC in 3.3V 0.5μm SOS-CMOS
    Ericson, MN
    Bobrek, M
    Bobrek, A
    Britton, CL
    Rochelle, JM
    Blalock, BJ
    Schultz, RL
    2004 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-6, 2004, : 2608 - 2617
  • [50] The design of high-order bandpass sigma-delta modulators using low-spread single-stage structure
    Wang, HM
    Kuo, TH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (04) : 202 - 208