Design of a high-order single-loop Sigma Delta ADC followed by a decimator in 0.18 mu m CMOS technology

被引:1
|
作者
Li Di [1 ]
Yang Yintang [1 ]
Shi Lichun [1 ]
Wu Xiaofeng [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
关键词
oversampled analog-to-digital converter; sigma-delta modulator; decimator; switched capacitor;
D O I
10.1088/1674-4926/30/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This work presents an oversampled high-order single-loop single-bit sigma-delta analog-to-digital converter followed by a multi-stage decimation filter. Design details and measurement results for the whole chip are presented for a TSMC 0.18 mu m CMOS implementation to achieve virtually ideal 16-b performance over a baseband of 640 kHz. The modulator in this work is a fully differential circuit that operates from a single 1.8 V power supply. With an oversampling ratio of 64 and a clock rate of 81.92 MHz, the modulator achieves a 94 dB dynamic range. The decimator achieves a pass -band ripple of less than 0.01 dB, a stop-band attenuation of 80 dB and a transition band from 640 to 740 kHz. The whole chip consumes only 56 mW for a 1.28 MHz output rate and occupies a die area of 1 x 2 mm(2)
引用
收藏
页数:6
相关论文
共 50 条
  • [31] 0.18 mu m CMOS technology for high-performance, low-power, and RF applications
    Holloway, TC
    Dixit, GA
    Grider, DT
    Ashburn, SP
    Aggarwal, R
    Shih, A
    Zhang, X
    Misium, G
    Esquivel, AL
    Jain, M
    Madan, S
    Breedijk, T
    Singh, A
    Thakar, G
    Shinn, G
    Riemenschneider, B
    OBrien, S
    Frystak, D
    Kittl, J
    Amerasekera, A
    Aur, S
    Nicollian, P
    Aldrich, D
    Eklund, B
    Appel, A
    Bowles, C
    Parrill, T
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 13 - 14
  • [32] A 6.25 Gb/s equalizer in 0.18 mu m CMOS technology for high-speed SerDes
    Zhang Mingke
    Hu Qingsheng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (12)
  • [33] Design and optimization of high voltage LDMOS transistors on 0.18 μm SOI CMOS technology
    Toulon, G.
    Cortes, I.
    Morancho, F.
    Hugonnard-Bruyere, E.
    Villard, B.
    Toren, W. J.
    SOLID-STATE ELECTRONICS, 2011, 61 (01) : 111 - 115
  • [34] Systematic design of stable high-order delta sigma modulators using genetic algorithm
    Ali Naderi Saatlo
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 15 - 24
  • [35] Analysis and design of multiple-bit high-order Sigma-Delta modulator
    Hong, HC
    Lin, BH
    Wu, CW
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 419 - 424
  • [36] Design considerations in high-order multi-bit sigma-delta modulators
    Ju, PC
    Suyama, K
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 389 - 392
  • [37] Systematic design of stable high-order delta sigma modulators using genetic algorithm
    Saatlo, Ali Naderi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 15 - 24
  • [38] Design and Simulation of a High-Order Sigma-Delta Continuous-Time Modulator
    Iuzzolino, Ricardo
    Bierzychudek, Marcos E.
    Belcher, Allan
    Dekker, Ronald
    Herick, Jonas
    Williams, Jonathan
    Ireland, Jane
    Schaapman, Kars
    2018 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS (CPEM 2018), 2018,
  • [39] A 85-dB dynamic range multibit delta-sigma ADC for ADSL-CO applications in 0.18-/-μm CMOS
    Gaggl, R
    Wiesbauer, A
    Fritz, G
    Schranz, C
    Pessl, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1105 - 1114
  • [40] Design of a 2-12-GHz Bidirectional Distributed Amplifier in a 0.18-mu m CMOS Technology
    Alizadeh, Amirreza
    Meghdadi, Masoud
    Yaghoobi, Majid
    Medi, Ali
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (02) : 754 - 764