Design of a high-order single-loop Sigma Delta ADC followed by a decimator in 0.18 mu m CMOS technology

被引:1
|
作者
Li Di [1 ]
Yang Yintang [1 ]
Shi Lichun [1 ]
Wu Xiaofeng [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
关键词
oversampled analog-to-digital converter; sigma-delta modulator; decimator; switched capacitor;
D O I
10.1088/1674-4926/30/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This work presents an oversampled high-order single-loop single-bit sigma-delta analog-to-digital converter followed by a multi-stage decimation filter. Design details and measurement results for the whole chip are presented for a TSMC 0.18 mu m CMOS implementation to achieve virtually ideal 16-b performance over a baseband of 640 kHz. The modulator in this work is a fully differential circuit that operates from a single 1.8 V power supply. With an oversampling ratio of 64 and a clock rate of 81.92 MHz, the modulator achieves a 94 dB dynamic range. The decimator achieves a pass -band ripple of less than 0.01 dB, a stop-band attenuation of 80 dB and a transition band from 640 to 740 kHz. The whole chip consumes only 56 mW for a 1.28 MHz output rate and occupies a die area of 1 x 2 mm(2)
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of a high-order single-loop Σ△ ADC followed by a decimator in 0.18μm CMOS technology
    李迪
    杨银堂
    石立春
    吴笑峰
    半导体学报, 2009, 30 (10) : 94 - 99
  • [2] High-order single-loop double-sampling sigma-delta modulator topologies for broadband applications
    Yavari, M
    Shoaei, O
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5593 - 5596
  • [3] A High-Performance Sigma-Delta Modulator in 0.18μm CMOS Technology
    Qian, Yingqi
    Zhang, Changchun
    Liu, Zhongchao
    Liu, Leilei
    Luan, Yurong
    Fang, Yuming
    Guo, Yufeng
    COMPUTER AND INFORMATION TECHNOLOGY, 2014, 519-520 : 1085 - +
  • [4] A single-loop second-order Delta Sigma frequency discriminator
    Bax, WT
    Copeland, MA
    Riley, TAD
    1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS, 1996, : 26 - 31
  • [5] A Purely-VCO-based Single-loop High-order Continuous-time ΣΔ ADC
    Yoon, Yeonam
    Lee, Kyoungtae
    Wang, Peijun
    Sun, Nan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 926 - 929
  • [6] Design of High-Performance Fourth-Order Single-Loop Sigma-Delta Modulator for Inertial Sensor
    Fu, Qiang
    Yang, Jian
    Liu, Liang
    Wang, Pengfei
    Chen, Weiping
    Liu, Xiaowei
    2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 461 - 465
  • [7] Design of Third-order Single-loop Full Feed-forward Sigma Delta Modulator
    Liu Liang
    Chen Song
    He Chong
    Yin Liang
    Liu Xiaowei
    MICRO-NANO TECHNOLOGY XV, 2014, 609-610 : 1176 - 1180
  • [8] Single-Loop Delta-Sigma ADC Using Noise-Coupled VCO Quantizer
    Sadollahi, Mahmoud
    Shi, Lukang
    Wang, Yanchao
    Temes, Gabor C.
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 149 - 152
  • [9] Single-loop sigma delta modulator design and verification for cognitive IoT applications
    Krishna, Vamsee S.
    Reddy, Sudhakara P.
    Reddy, Chandra Mohan S.
    INTERNATIONAL JOURNAL OF PERVASIVE COMPUTING AND COMMUNICATIONS, 2021, 17 (03) : 261 - 270
  • [10] A 1.2-V, 84-dB Sigma Delta ADM in 0.18-mu m digital CMOS technology
    Yin Shujuan
    Li Xiangyu
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)