AN ALGORITHM FOR FUNCTIONAL VERIFICATION OF DIGITAL ECL CIRCUITS

被引:0
|
作者
BRAUER, EJ
KANG, SM
机构
[1] UNIV ILLINOIS,DEPT ELECT & COMP ENGN,URBANA,IL 61801
[2] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1109/43.476584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, silicon bipolar junction transistors (BJT) have been scaled down significantly with improved switching characteristics. Consequently, emitter-coupled logic (ECL) circuits have reduced power consumption while maintaining their speed advantage over other circuit technologies. The development of very large scale ECL circuits requires advanced computer-aided design tools, In this paper, we present a new computationally efficient algorithm for functional verification of a broad class of digital ECL circuits, The functional verification algorithm uses the transistor level circuit description to calculate steady-state device currents and node voltages of switching subcircuits. Voltage regulators are identified automatically for electrical simulation, A simplified Ebers-Moll BJT model is used to calculate current sharing in emitter-coupled transistors analytically and to detect design errors such as deep transistor saturation, excessive emitter current, and voltage margin violations, Our algorithm provides a significant saving in CPU time with accuracy comparable to SPICE in the calculation of steady-state voltages.
引用
收藏
页码:1546 / 1556
页数:11
相关论文
共 50 条
  • [1] Principles of functional verification for digital circuits
    Rancea, Irina
    Sgarciu, Valentin
    ANNALS OF DAAAM FOR 2007 & PROCEEDINGS OF THE 18TH INTERNATIONAL DAAAM SYMPOSIUM: INTELLIGENT MANUFACTURING & AUTOMATION: FOCUS ON CREATIVITY, RESPONSIBILITY, AND ETHICS OF ENGINEERS, 2007, : 637 - 638
  • [2] Functional verification of digital circuits using a software system
    Rancea, I.
    Sgarciu, V.
    2008 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION, QUALITY AND TESTING, ROBOTICS (AQTR 2008), THETA 16TH EDITION, VOL I, PROCEEDINGS, 2008, : 152 - 157
  • [3] ON THE FORMAL SPECIFICATION AND VERIFICATION OF DIGITAL CIRCUITS
    DEGRAAF, PJ
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 537 - 544
  • [4] Temporal logic in verification of digital circuits
    Kotmanova, Daniela
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2008, 59 (01): : 14 - 22
  • [5] IMPROVING VERIFICATION METHODOLOGIES IN DIGITAL CIRCUITS MODELING
    Nita, Iulian
    Rapan, Adrian
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2012, 74 (02): : 79 - 86
  • [6] HVoC: a Hybrid Model Checking - Interactive Theorem Proving Approach for Functional Verification of Digital Circuits
    Mishal Fatima Minhas
    Osman Hasan
    Sa’ed Abed
    Journal of Electronic Testing, 2021, 37 : 561 - 567
  • [7] ECL LOGIC-CIRCUITS
    BYERS, TJ
    RADIO-ELECTRONICS, 1983, 54 (09): : 53 - 56
  • [8] ALGEBRA SYSTEM FOR ECL CIRCUITS
    WU, XW
    CHEN, XX
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (06): : 679 - 682
  • [9] An efficient algorithm for digital circuits testing
    Dugonik, B. (bogdan.dugonik@uni-mb.si), 2000, World Scientific and Engineering Academy and Society
  • [10] Verification-oriented MBDD design for digital circuits
    He, XH
    Liu, SM
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 39 - 42