A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-mu m SOI CMOS technology

被引:6
|
作者
Ning, Qiao [1 ,2 ]
Zhang Guoquan [2 ]
Bo, Yang [2 ]
Liu Zhongli [2 ]
Fang, Yu [2 ]
机构
[1] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
successive approximation register; analog-to-digital converter; reference-free; on-chip calibration; energy efficient;
D O I
10.1088/1674-4926/33/9/095005
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 10-bit 50-MS/s reference-free low power successive approximation register (SAR) analog-to-digital converter (ADC) is presented. An energy efficient switching scheme is utilized in this design to obtain low power and high frequency operation performance without an additional analog power supply or on-chip/off-chip reference. An on-chip calibration DAC (CDAC) is implemented to cancel the offset of the latch-type sense amplifier (SA) to ensure precision whilst getting rid of the dependence on the pre-amplifier, so that the power consumption can be reduced further. The design was fabricated in IBM 0.18-mu m 1P4M SOI CMOS process technology. At a 1.5-V supply and 50-MS/s with 5-MHz input, the ADC achieves an SNDR of 56.76 dB and consumes 1.72 mW, resulting in a figure of merit (FOM) of 61.1 fJ/conversion-step.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] 10-bit, 125 MS/s, 40 mW pipelined ADC in 0.18 μm CMOS
    Yoshioka, M
    Kudo, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 248 - 257
  • [22] A 10-bit Reference Free Current Mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [23] A 10-bit Asynchronous SAR ADC with Scalable Conversion Time in 0.18μm CMOS
    Tung, Po-Chiang
    Fan, Duen-Ting
    Tsai, Tsung-Heng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1454 - 1457
  • [24] A Low-Power 10-bit 50-MS/s SAR ADC Using a Parasitic-Compensated Split-Capacitor DAC
    Guo, Wei
    Mirabbasi, Shahriar
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1275 - 1278
  • [25] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [26] A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer
    Harikumar, Prakash
    Wikner, J. Jacob
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 28 - 38
  • [27] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, 37 (01) : 110 - 116
  • [28] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, (01) : 110 - 116
  • [29] A 10-bit ENOB 50-MS/s pipeline ADC in 130-nm CMOS at 1.2 V supply
    Treichler, Juerg
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 552 - +
  • [30] A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    余明元
    李婷
    杨家琪
    张双双
    林福江
    贺林
    Journal of Semiconductors, 2016, (07) : 128 - 134