A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-mu m SOI CMOS technology

被引:6
|
作者
Ning, Qiao [1 ,2 ]
Zhang Guoquan [2 ]
Bo, Yang [2 ]
Liu Zhongli [2 ]
Fang, Yu [2 ]
机构
[1] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
successive approximation register; analog-to-digital converter; reference-free; on-chip calibration; energy efficient;
D O I
10.1088/1674-4926/33/9/095005
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 10-bit 50-MS/s reference-free low power successive approximation register (SAR) analog-to-digital converter (ADC) is presented. An energy efficient switching scheme is utilized in this design to obtain low power and high frequency operation performance without an additional analog power supply or on-chip/off-chip reference. An on-chip calibration DAC (CDAC) is implemented to cancel the offset of the latch-type sense amplifier (SA) to ensure precision whilst getting rid of the dependence on the pre-amplifier, so that the power consumption can be reduced further. The design was fabricated in IBM 0.18-mu m 1P4M SOI CMOS process technology. At a 1.5-V supply and 50-MS/s with 5-MHz input, the ADC achieves an SNDR of 56.76 dB and consumes 1.72 mW, resulting in a figure of merit (FOM) of 61.1 fJ/conversion-step.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] A 10-bit 2.5-MS/s SAR ADC with 60.46 dB SNDR in 0.13-μm CMOS technology
    Ruofan Dai
    Yunlong Zheng
    Zi Wang
    Hongwei Zhu
    Weiran Kong
    Shichang Zou
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 255 - 261
  • [42] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [43] A 10-bit 16-MS/s Ultra Low Power SAR ADC for IoT Applications
    Yan, Na
    Kang, Cheng
    Mu, Geng
    Chen, Sizheng
    Wang, Maodong
    Min, Hao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 759 - 761
  • [44] A 10-bit 150 MS/s Current Mode SAR ADC in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 274 - 277
  • [45] Design of a 10 bit 50MS/s SAR ADC in 14nm SOI FinFET CMOS
    Wang, Aili
    Wang, Yu
    Dhawan, Vandana
    Shi, Richard
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 85 - 86
  • [46] A 0.4-V 10-bit 10-KS/s SAR ADC in 0.18 μm CMOS for low energy wireless senor network chip
    Xin, Xin
    Cai, Jue Ping
    Chen, Teng Teng
    Yang, Qi Di
    MICROELECTRONICS JOURNAL, 2019, 83 : 104 - 116
  • [47] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Arthur Lombardi Campos
    João Navarro
    Maximiliam Luppe
    Eduardo Rodrigues de Lima
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 321 - 337
  • [48] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    de Lima, Eduardo Rodrigues
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 321 - 337
  • [49] Design and Implementation of an 11-bit 50-MS/s Split SAR ADC in 65 nm CMOS
    Anh Trong Huynh
    Hoa Thai Duong
    Hoang Viet Le
    Skafidas, Efstratios
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 305 - 308
  • [50] Design of a Reference Voltage Buffer for a 10-bit 1-MS/s SAR ADC
    Harikumar, Prakash
    Angelov, Pavel
    Hagglund, Robert
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 185 - 188