ENERGY MINIMIZATION AND DESIGN FOR TESTABILITY

被引:6
|
作者
CHAKRADHAR, ST
AGRAWAL, VD
BUSHNELL, ML
机构
[1] AT&T BELL LABS,MURRAY HILL,NJ 07974
[2] RUTGERS STATE UNIV,CAIP RES CTR,PISCATAWAY,NJ 08855
关键词
COMBINATIONAL LOGIC CIRCUITS; DIGITAL TESTING; ENERGY MINIMIZATION; GRAPH THEORY; NEURAL NETWORKS;
D O I
10.1007/BF00971963
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The problem of fault detection in general combinational circuits is NP-complete. The only previous result on identifying easily testable circuits is due to Fujiwara who gave a polynomial time algorithm for detecting any single stuck fault in K-bounded circuits. Such circuits may only contain logic blocks with no more than K input lines and the blocks are so connected that there is no reconvergent fanout among them. We introduce a new class of combinational circuits called the (k, K)-circuits and present a polynomial time algorithm to detect any single or multiple stuck fault in such circuits. We represent the circuit as an undirected graph G with a vertex for each gate and an edge between a pair of vertices whenever die corresponding gates have a connection. For a (k, K)-circuit, G is a subgraph of a k-tree, which, by definition, cannot have a clique of size greater than k + 1. Basically, this is a restriction on gate interconnections rather than on the function of gates comprising the circuit. The (k, K)-circuits are a generalization of Fujiwara's K-bounded circuits. Using the bidirectional neural network model of the circuit and the energy function minimization formulation of the fault detection problem, we present a test generation algorithm for single and multiple faults in (k, K)-circuits. This polynomial time algorithm minimizes the energy function by recursively eliminating the variables.
引用
收藏
页码:57 / 66
页数:10
相关论文
共 50 条
  • [21] PROCESSOR TESTABILITY AND DESIGN CONSEQUENCES
    ROBACH, C
    SAUCIER, G
    LEBRUN, J
    IEEE TRANSACTIONS ON COMPUTERS, 1976, 25 (06) : 645 - 652
  • [22] SPECIAL ISSUE ON DESIGN FOR TESTABILITY
    BENNETTS, RG
    JACK, MA
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1985, 132 (03): : 73 - 73
  • [23] Design-for-testability of the FLOVA
    Youn, D
    Song, O
    Chang, H
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 319 - 322
  • [24] Design for testability: Today and in the future
    Williams, TW
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 314 - 315
  • [25] Design for testability of FPGA blocks
    McCracken, S
    Zilic, Z
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 86 - 91
  • [26] Design for testability of BiCMOS inverters
    叶波
    郑增钰
    Chinese Science Bulletin, 1995, (12) : 1052 - 1054
  • [27] DESIGN FOR TESTABILITY OF BICMOS INVERTERS
    YE, B
    ZHENG, ZY
    CHINESE SCIENCE BULLETIN, 1995, 40 (12): : 1052 - 1054
  • [28] Design for testability - Case study
    1600, Japan Institute of Electronics Packaging (16):
  • [29] IEEE DESIGN FOR TESTABILITY WORKSHOP
    WILLIAMS, TW
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (04): : 90 - 91
  • [30] Specification transformations and design for testability
    Karoui, K
    Dssouli, R
    Cherkaoui, O
    IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 680 - 685