Design and Analysis of Power Integrity in Deep Submicron System-on-Chip Circuits

被引:0
|
作者
L.-R. Zheng
H. Tenhunen
机构
[1] Royal Institute of Technology,Department of Electronics, Electronic System Design Laboratory
关键词
power distribution; signal integrity; deep submicron CMOS; system-on-chip;
D O I
暂无
中图分类号
学科分类号
摘要
This paper proposes a new design methodology and new models for power integrity analysis in deep submicron system-on-chip circuit design. The placement plan and interconnect plan are the first design steps, preceding a priori signal and power integrity estimations. The initial power distribution is refined progressively from early mode to final placement and layout. In order to improve accuracy and efficiency in early stage estimates, a multilevel dynamic interconnect model and a fast power distribution model are employed, which consequently result in a drastic reduction of the number of iterations through the design cycle. HSPICE simulations verify the efficiency and the accuracy of the method. Finally, some noise-reduced power distribution techniques such as self-decoupling and area array power/ground pin distribution are discussed, and measurement result for effective power distribution is presented.
引用
收藏
页码:15 / 29
页数:14
相关论文
共 50 条
  • [31] Testability issues of system-on-chip design
    Novak, F
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2001, 31 (02): : 84 - 87
  • [32] System-on-chip design: Engineering or art
    Stamenkovic, Z.
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 401 - 408
  • [33] System-on-chip design for a statistical decoder
    Wang, Liang-Hao
    Zhu, Zheng
    Luo, Kai
    Li, Bingbo
    Zhang, Ming
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 966 - 969
  • [34] Dependable design technique for system-on-chip
    Kubalik, Pavel
    Kubatova, Hana
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (3-4) : 452 - 464
  • [35] Autonomous learning design in System-on-chip
    Zhou, Yimin
    Krundel, Ludovic
    Mulvaney, David
    Chouliaras, Vassilios
    Xu, Guoqing
    Fu, Guoqiang
    2013 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS (ROBIO), 2013, : 1054 - 1059
  • [36] System-on-chip design with dataflow architecture
    Wu, BF
    Peng, CL
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 712 - 716
  • [37] Reliable and efficient system-on-chip design
    Shanbhag, NR
    COMPUTER, 2004, 37 (03) : 42 - +
  • [38] Interconnection generation for system-on-chip design
    Winter, Markus
    Fettweis, Gerhard
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 91 - +
  • [39] Configurable and flexible System-on-Chip design
    Hu, Hua
    Wang, Luke
    Xing, Jianguo
    DCABES 2006 PROCEEDINGS, VOLS 1 AND 2, 2006, : 1214 - 1218
  • [40] Reliability tests for system-on-chip design
    Firtat, B
    Enoiu, C
    Delovsky, G
    2004 International Semiconductor Conference, Vols 1and 2, Proceedings, 2004, : 471 - 474