Design and Analysis of Power Integrity in Deep Submicron System-on-Chip Circuits

被引:0
|
作者
L.-R. Zheng
H. Tenhunen
机构
[1] Royal Institute of Technology,Department of Electronics, Electronic System Design Laboratory
来源
Analog Integrated Circuits and Signal Processing | 2002年 / 30卷
关键词
power distribution; signal integrity; deep submicron CMOS; system-on-chip;
D O I
暂无
中图分类号
学科分类号
摘要
This paper proposes a new design methodology and new models for power integrity analysis in deep submicron system-on-chip circuit design. The placement plan and interconnect plan are the first design steps, preceding a priori signal and power integrity estimations. The initial power distribution is refined progressively from early mode to final placement and layout. In order to improve accuracy and efficiency in early stage estimates, a multilevel dynamic interconnect model and a fast power distribution model are employed, which consequently result in a drastic reduction of the number of iterations through the design cycle. HSPICE simulations verify the efficiency and the accuracy of the method. Finally, some noise-reduced power distribution techniques such as self-decoupling and area array power/ground pin distribution are discussed, and measurement result for effective power distribution is presented.
引用
收藏
页码:15 / 29
页数:14
相关论文
共 50 条
  • [41] Issues for Fabless Design Companies moving towards deep submicron system on a chip design
    Coston, WT
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 581 - 587
  • [42] System-level design optimization of reliable and low power multiprocessor system-on-chip
    Shafik, Rishad A.
    Al-Hashimi, Bashir M.
    Reeve, Jeff S.
    MICROELECTRONICS RELIABILITY, 2012, 52 (08) : 1735 - 1748
  • [43] Early power estimation for system-on-chip designs
    Lajolo, M
    Lavagno, L
    Reorda, MS
    Violante, M
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 108 - 117
  • [44] Debug port controller architectures for system-on-chip integrated circuits
    Akselrod, Dimitry
    Margulis, Arie
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1534 - +
  • [45] Network-on-chip: A new paradigm for system-on-chip design
    Nurmi, Jari
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 2 - 6
  • [46] An efficient bus architecture for system-on-chip design
    Cordan, B
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 623 - 626
  • [47] Design and Evaluation of a System-on-Chip based Modulator
    Singh, Vinita
    Manikandan, J.
    2019 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET 2019): ADVANCING WIRELESS AND MOBILE COMMUNICATIONS TECHNOLOGIES FOR 2020 INFORMATION SOCIETY, 2019, : 13 - 17
  • [48] Panel: Noise and signal integrity in deep submicron design
    Guthrie, WE
    Pedram, M
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 720 - 721
  • [49] Efficient bus architecture for system-on-chip design
    Cordan, Bill
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 623 - 626
  • [50] System-on-chip design beyond 50 GHz
    Voinigescu, SP
    Gordon, M
    Lee, C
    Yao, T
    Mangan, A
    Yau, K
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 10 - 13