A Systolic, High Speed Architecture for an RSA Cryptosystem

被引:0
|
作者
K.Z. Pekmestzi
N.K. Moshopoulos
机构
[1] National Technical University of Athens,Electrical and Computer Engineering Department
关键词
public key cryptography; RSA; Montgomery algorithm; modular multiplication; modular squaring;
D O I
暂无
中图分类号
学科分类号
摘要
An architecture based on the RSA public key cryptography algorithm is presented. The circuit includes two components, one for modular squaring and one for modular multiplication. Each component is based on the Montgomery algorithm and implements the modular operations using two modified serial-parallel multipliers. A full modular exponentiation is completed every n(n + 3) clock cycles. All circuits are systolic, operate with 100% efficiency and their maximum combinational delay is equal to one gated Full-Adder. Thus, high-speed performance is achieved while the low cell hardware complexity enables an efficient VLSI implementation.
引用
收藏
页码:223 / 235
页数:12
相关论文
共 50 条
  • [21] New Attacks on the RSA Cryptosystem
    Nitaj, Abderrahmane
    Ariffin, Muhammad Rezal Kamel
    Nassr, Dieaa I.
    Bahig, Hatem M.
    [J]. PROGRESS IN CRYPTOLOGY - AFRICACRYPT 2014, 2014, 8469 : 178 - 198
  • [22] Weakness of RSA Cryptosystem Characteristic
    Ye, Xiaoying
    Liu, Chenglian
    Gardner, Donald
    [J]. INTERNATIONAL CONFERENCE OF COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING 2018 (ICCMSE-2018), 2018, 2040
  • [23] IMPLEMENTING THE RSA CRYPTOSYSTEM.
    Jung, Achim
    [J]. Computers and Security, 1987, 6 (04): : 342 - 350
  • [24] A HIGH-SPEED SYSTOLIC ARCHITECTURE FOR LABELING CONNECTED COMPONENTS IN AN IMAGE
    RANGANATHAN, N
    MEHROTRA, R
    SUBRAMANIAN, S
    [J]. IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1995, 25 (03): : 415 - 423
  • [25] VLSI design of a high-speed RSA crypto-coprocessor with reconfigurable architecture
    State Key Laboratory of ASIC and System, Fudan University, Shanghai 200433, China
    [J]. Jisuanji Yanjiu yu Fazhan, 2006, 6 (1076-1082):
  • [26] Faster RSA encryption/decryption architecture using an efficient high speed overlay multiplier
    Thapliyal, H
    Srinivas, MB
    Arabnia, HR
    [J]. SAM '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON SECURITY AND MANAGEMENT, 2005, : 40 - 44
  • [27] VLSI design of a high-speed RSA crypto-processor with reconfigurable architecture
    Fan, Y
    Zeng, XY
    Zhang, Z
    Chen, A
    Zhang, QL
    [J]. ISSPA 2005: The 8th International Symposium on Signal Processing and its Applications, Vols 1 and 2, Proceedings, 2005, : 307 - 310
  • [28] Scalable low-complexity digit-serial VLSI architecture for RSA cryptosystem
    Natl Central Univ, Chung-Li, Taiwan
    [J]. IEEE Workshop Signal Process Syst SiPS Des Implement, (586-595):
  • [29] An Implementation of Inter-Organization Cryptosystem based on RSA Cryptosystem
    Miyamoto, Tatsuki
    Murakami, Yasuyuki
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2015, : 380 - 381
  • [30] A Hybrid Security Algorithm for RSA Cryptosystem
    Panda, Prabhat K.
    Chattopadhyay, Sudipta
    [J]. 2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,