An Efficient VLSI Architecture for Full-Search Block Matching Algorithms

被引:0
|
作者
Chen-Yi Lee
Mei-Cheng Lu
机构
[1] National Chiao Tung University,Dept. of Electronics Eng. & Institute of Electronics
关键词
Motion Vector; Motion Estimation; Systolic Array; Search Data; VLSI Architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a novel memory-based VLSI architecture for full search block matching algorithms. We propose a semi-systolic array to meet the requirements of high computational complexity, where data communications are handled in two styles: (1) global connections for search data and (2) local connections for partial sum. Data flow is handled by a multiple-port memory bank so that all processor elements function on target data items. Thus hardware efficiency achieved can be up to 100%. Both semi-systolic array structure and related memory management strategies for full-search block matching algorithms are highlighted and discussed in detail in the paper.
引用
收藏
页码:275 / 282
页数:7
相关论文
共 50 条
  • [21] Matchability Prediction for Full-Search Template Matching Algorithms
    Penate-Sanchez, Adrian
    Porzi, Lorenzo
    Moreno-Noguer, Francesc
    [J]. 2015 INTERNATIONAL CONFERENCE ON 3D VISION, 2015, : 353 - 361
  • [22] Efficient frame-level pipelined array architecture for full-search block-matching motion estimation
    He, WF
    Bi, YL
    Mao, ZG
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2887 - 2890
  • [23] A new architecture for computationally adaptive full-search block-matching motion estimation
    Moshnyaga, VG
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 219 - 222
  • [24] A PARALLEL IMPLEMENTATION METHOD OF FFT-BASED FULL-SEARCH BLOCK MATCHING ALGORITHMS
    Dobashi, Toshiyuki
    Kiya, Hitoshi
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2644 - 2648
  • [25] A prototype for parallel motion estimation architecture using full-search block matching algorithm
    Tavassoli, K
    Badawy, W
    [J]. THIRD INTERNATIONAL WORKSHOP ON DIGITAL AND COMPUTATIONAL VIDEO, PROCEEDINGS, 2002, : 129 - 134
  • [26] A NOVEL MODULAR SYSTOLIC ARRAY ARCHITECTURE FOR FULL-SEARCH BLOCK MATCHING MOTION ESTIMATION
    YEO, HG
    HU, YH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (05) : 407 - 416
  • [27] A flexible data-interlacing architecture for full-search block-matching algorithm
    Lai, YK
    Chen, LG
    Lee, YP
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 96 - 104
  • [28] VLSI Architecture of Full-Search Variable-Block-Size Motion Estimation for HEVC Video Encoding
    Vayalil, Niras Cheeckottu
    Kong, Yinan
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 543 - 548
  • [29] A simple and efficient block motion estimation algorithm based on full-search array architecture
    Huang, SY
    Tsai, WC
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2004, 19 (10) : 975 - 992
  • [30] A novel VLSI architecture for the full search block matching algorithm using systolic array
    Pan, SB
    Chae, SS
    Park, RH
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 750 - 753