An Efficient VLSI Architecture for Full-Search Block Matching Algorithms

被引:0
|
作者
Chen-Yi Lee
Mei-Cheng Lu
机构
[1] National Chiao Tung University,Dept. of Electronics Eng. & Institute of Electronics
关键词
Motion Vector; Motion Estimation; Systolic Array; Search Data; VLSI Architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a novel memory-based VLSI architecture for full search block matching algorithms. We propose a semi-systolic array to meet the requirements of high computational complexity, where data communications are handled in two styles: (1) global connections for search data and (2) local connections for partial sum. Data flow is handled by a multiple-port memory bank so that all processor elements function on target data items. Thus hardware efficiency achieved can be up to 100%. Both semi-systolic array structure and related memory management strategies for full-search block matching algorithms are highlighted and discussed in detail in the paper.
引用
收藏
页码:275 / 282
页数:7
相关论文
共 50 条