A methodology aimed at better integration of functional verification and RTL design

被引:0
|
作者
Karina R. G. da Silva
Elmar U. K. Melcher
Isaac Maia
Henrique do N. Cunha
机构
[1] Federal University of Campina Grande,
来源
Design Automation for Embedded Systems | 2005年 / 10卷
关键词
Functional verification; Functional coverage; Testbench; VeriSC2; SystemC; SCV;
D O I
暂无
中图分类号
学科分类号
摘要
The advent of new 65 nm/90 nm VLSI technology and SoC design methodologies has brought an explosive growth in the complexity of modern electronic circuits. As a result, functional verification has become the major bottleneck in any digital design flow. Thus, new methods for easier, faster and more reusable verification are required. This paper proposes a verification methodology (VeriSC2) that guides the implementation of working testbenches during hierarchical decomposition and refinement of the design, even before the RTL implementation starts. This approach uses the SystemC Verification Library (SCV), in a tool capable of automatically generating testbench templates. A case study from a MPEG-4 decoder design is used to show the effectiveness of this approach.
引用
收藏
页码:285 / 298
页数:13
相关论文
共 50 条
  • [41] LAAG-RV: LLM Assisted Assertion Generation for RTL Design Verification
    Maddala, Karthik
    Mali, Bhabesh
    Karfa, Chandan
    2024 IEEE 8TH INTERNATIONAL TEST CONFERENCE INDIA, ITC INDIA 2024, 2024, : 38 - 43
  • [42] RCA on FPGAs Designed by the RTL Design Methodology and Wave-Pipelined Operation
    Sato, Tomoaki
    Chivapreecha, Sorawat
    Moungnoul, Phichet
    Higuchi, Kohji
    2016 13TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2016,
  • [43] Secure-by-Construction Design Methodology for CPUs: Implementing Secure Speculation on the RTL
    Jauch, Tobias
    Wezel, Alex
    Fadiheh, Mohammad R.
    Schmitz, Philipp
    Ray, Sayak
    Fung, Jason M.
    Fletcher, Christopher W.
    Stoffel, Dominik
    Kunz, Wolfgang
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [44] Study on micro controller design and verification methodology
    Kim, KS
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 228 - 233
  • [45] Promising complex ASIC design verification methodology
    Assaf, Mansour H.
    Das, Sunil R.
    Hermas, Wael
    Jone, Wen-B.
    2007 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 857 - +
  • [46] A Design and Verification Methodology for Secure Isolated Regions
    Sinha, Rohit
    Costa, Manuel
    Lal, Akash
    Lopes, Nuno P.
    Rajamani, Sriram
    Seshia, Sanjit A.
    Vaswani, Kapil
    ACM SIGPLAN NOTICES, 2016, 51 (06) : 665 - 681
  • [47] IP integration methodology for SoC design
    Abbes, F
    Casseau, E
    Abid, M
    Coussy, P
    Legoff, JB
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 343 - 346
  • [48] Formal verification coverage: Are the RTL-properties covering the design's architectural intent?
    Basu, P
    Das, S
    Dasgupta, P
    Chakrabarti, PP
    Mohan, CR
    Fix, L
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 668 - 669
  • [49] Speeding Up Power Verification by Merging Equivalent Power Domains in RTL Design with UPF
    Hsu, Charles C. -H.
    Wen, Charles H. -P.
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 168 - 173
  • [50] Schema integration methodology and its verification by use of information capacity
    Kwan, I
    Fong, J
    INFORMATION SYSTEMS, 1999, 24 (05) : 355 - 376