A methodology aimed at better integration of functional verification and RTL design

被引:0
|
作者
Karina R. G. da Silva
Elmar U. K. Melcher
Isaac Maia
Henrique do N. Cunha
机构
[1] Federal University of Campina Grande,
来源
Design Automation for Embedded Systems | 2005年 / 10卷
关键词
Functional verification; Functional coverage; Testbench; VeriSC2; SystemC; SCV;
D O I
暂无
中图分类号
学科分类号
摘要
The advent of new 65 nm/90 nm VLSI technology and SoC design methodologies has brought an explosive growth in the complexity of modern electronic circuits. As a result, functional verification has become the major bottleneck in any digital design flow. Thus, new methods for easier, faster and more reusable verification are required. This paper proposes a verification methodology (VeriSC2) that guides the implementation of working testbenches during hierarchical decomposition and refinement of the design, even before the RTL implementation starts. This approach uses the SystemC Verification Library (SCV), in a tool capable of automatically generating testbench templates. A case study from a MPEG-4 decoder design is used to show the effectiveness of this approach.
引用
收藏
页码:285 / 298
页数:13
相关论文
共 50 条
  • [31] QuteRTL: Towards an Open Source Framework for RTL Design Synthesis and Verification
    Yeh, Hu-Hsi
    Wu, Cheng-Yin
    Huang, Chung-Yang
    TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, TACAS 2012, 2012, 7214 : 377 - 391
  • [32] An RTL-to-GDS2 Design Methodology for Advanced System LSI
    Nishiguchi, Nobuyuki
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [33] Functional verification of microprocessors: a hierarchical ISS/RTL co-simulation solution
    Shen, HH
    Wang, ZJ
    SYSTEM SIMULATION AND SCIENTIFIC COMPUTING, VOLS 1 AND 2, PROCEEDINGS, 2005, : 412 - 416
  • [34] Hardware Design Methodology to Synthesize Communication Interfaces from TLM to RTL
    Hatami, N.
    Prinetto, P.
    Trapanese, A.
    PROCEEDINGS OF 2010 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION, QUALITY AND TESTING, ROBOTICS (AQTR 2010), VOLS. 1-3, 2010,
  • [35] Commercial design verification: Methodology and tools
    Pixley, C
    Strader, NR
    Bruce, WC
    Park, JH
    Kaufmann, M
    Shultz, K
    Burns, M
    Kumar, J
    Yuan, J
    Nguyen, J
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 839 - 848
  • [36] Theory and verification of operator design methodology
    HU ZiYi1
    2Institute of Microelectronics
    ScienceChina(InformationSciences), 2012, 55 (02) : 480 - 490
  • [37] Theory and verification of operator design methodology
    Hu ZiYi
    Zhao Yong
    Wang XinAn
    Huang Ru
    Wang Teng
    Zhang Xing
    SCIENCE CHINA-INFORMATION SCIENCES, 2012, 55 (02) : 480 - 490
  • [38] Theory and verification of operator design methodology
    ZiYi Hu
    Yong Zhao
    XinAn Wang
    Ru Huang
    Teng Wang
    Xing Zhang
    Science China Information Sciences, 2012, 55 : 480 - 490
  • [39] A design methodology for IP integration
    Coussy, P
    Baganne, A
    Martin, E
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 711 - 714
  • [40] A data integration methodology for systems biology: Experimental verification
    Hwang, D
    Smith, JJ
    Leslie, DM
    Weston, AD
    Rust, AG
    Ramsey, S
    Atauri, PD
    Siegel, AF
    Bolouri, H
    Aitchison, JD
    Hood, L
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES OF THE UNITED STATES OF AMERICA, 2005, 102 (48) : 17302 - 17307