Promising complex ASIC design verification methodology

被引:0
|
作者
Assaf, Mansour H. [1 ,3 ]
Das, Sunil R. [2 ,3 ]
Hermas, Wael [3 ]
Jone, Wen-B. [4 ]
机构
[1] Univ Trinidad & Tobago, Omeara Campus, St Augustine, Trinidad Tobago
[2] Troy Univ, Dept Comp & Informat Sci, Montgomery, AL 36103 USA
[3] Univ Ottawa, Sch Informat Technol & Engn, Ottawa, ON KIN 6N5, Canada
[4] Univ Cincinnati, Dept Elect & Comp Engn, Comp Sci, Cincinnati, OH 45221 USA
基金
加拿大自然科学与工程研究理事会;
关键词
complex application-speck integrated circuits (ASICs); coverage-driven functional verification (CDV) and reuse methodology (RM); design under test (DUT); deterministic testing; intellectual property (IP) cores; random input generator; Verilog;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper aims at developing a design verification environment for complex application-specific integrated circuits (ASICs), with particular emphasis on embedded systems incorporating intellectual property (IP) cores. There exist methods to ensure correct design for IP core-based systems, but a promising approach to realize this is through the use of coverage-driven functional verification (CDV) and reuse methodology (RM). The CDV approach is based on the ASIC functionalities, and the verification process is accomplished in the early stages of the design. The use of functional coverage minimizes the number of test cases and thus enhances the verification process. The deterministic testing together with CDV and RM is applied to verify designs in the paper. The Specman e-language is used as a verification tool in the process since it incorporates the capabilities of both CDV and RM.
引用
收藏
页码:857 / +
页数:2
相关论文
共 50 条
  • [1] ASIC Design Margin Methodology
    Chong, Ang Boon
    [J]. 2013 IEEE TENCON SPRING CONFERENCE, 2013, : 165 - 172
  • [2] ASIC design and verification in an FPGA environment
    Markovic, Dejan
    Chang, Chen
    Richards, Brian
    So, Hayden
    Nikolic, Borivoje
    Brodersen, Robert W.
    [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 737 - 740
  • [3] PROTOTYPE VERIFICATION COMPLETES ASIC DESIGN
    MORRIS, S
    CHAPMAN, D
    [J]. COMPUTER DESIGN, 1986, 25 (15): : 67 - 71
  • [4] A methodology for FPGA to structured-ASIC synthesis and verification
    Hutton, Mike
    Yuan, Richard
    Schleicher, Jay
    Baeckler, Gregg
    Cheung, Sammy
    Chua, Kar Keng
    Phoon, Hee Kong
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1399 - +
  • [5] Methodology and technology of ASIC verification using a hardware emulator
    Sun, XH
    Ma, CY
    Chen, SM
    Liu, GM
    Tang, YH
    Hu, FL
    Cui, XD
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 525 - 528
  • [6] TECHNOLOGY INDEPENDENT ASIC DESIGN METHODOLOGY
    ADAMS, J
    VANDUN, J
    GUEBELS, P
    RAHIER, M
    [J]. ELECTRICAL COMMUNICATION, 1991, 65 (02): : 168 - 174
  • [7] A novel scheduling methodology for ASIC design
    Lin, Chi-Ho
    Kim, Jin-Chun
    [J]. 6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 131 - +
  • [8] Design methodology for IBM ASIC products
    Engel, JJ
    Guzowski, TS
    Hunt, A
    Lackey, DE
    Pickup, LD
    Proctor, RA
    Reynolds, K
    Rincon, AM
    Stauffer, DR
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (04) : 387 - 406
  • [9] A "Design for verification" methodology
    Sforza, F
    Battù, L
    Brunelli, M
    Castelnuovo, A
    Magnaghi, M
    [J]. INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 50 - 55
  • [10] Practical concurrent ASIC and system design and verification
    Gibson, I
    Amies, C
    [J]. EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 532 - 536