Modelling and Impact Analysis of Antipode Attack in Bufferless On-Chip Networks

被引:0
|
作者
Kunthara R.G. [1 ]
Josna V.R. [2 ]
Neethu K. [1 ]
James R.K. [1 ]
Jose J. [3 ]
机构
[1] Division of Electronics Engineering, School of Engineering, Cochin University of Science and Technology, Kerala, Cochin
[2] Department of Computer Science, Cochin University of Science and Technology, Kerala, Cochin
[3] Department of Computer Science and Engineering, Indian Institute of Technology Guwahati, Assam, Guwahati
关键词
Antipode attack; Bufferless router; Deflection routing; Hardware trojan; NoC security;
D O I
10.1007/s42979-022-01622-y
中图分类号
学科分类号
摘要
With advancements in VLSI technology, Tiled Chip Multicore Processors (TCMP) with packet switching Network-on-Chip (NoC) have evolved as the backbone of modern data intensive parallel systems. Manufacturers are looking at the prospect of using several third-party Intellectual Property (IP) cores in their TCMP designs due to strict time-to-market restrictions. Outsourcing IP from vendors across the world exposes System-on-Chip (SoC) designs to malicious implants such as Hardware Trojans (HTs). The performance of entire system is adversely affected by the presence of malicious HT in NoC routers, which can negatively disrupt communication between tiles. Generally, in buffered NoC, hardware trojans affect flits when they are in input buffers. Hardware trojans in bufferless NoC is a less explored area. In this paper, we model an HT that leads to antipode attack, which can occur on Permutation Deflection Network (PDN) of a bufferless router. In a bufferless router such as CHIPPER architecture, only the highest priority flit gets productive port, while other flits may or may not get productive port depending on port availability, leading to deflections. The modelled trojan misroutes all flits of HT-infected router to non-productive ports without modifying the flit control field. We investigate the effects of such an intermittent HT and analyse its effects at NoC level in terms of performance metrics such as average flit latency, deflection rate, throughput and router link utilisation. Experimental evaluations conducted on an 8 × 8 bufferless mesh NoC indicate that the modelled HT degrades network performance due to increased flit deflections and traffic across central routers which impacts system reliability. © 2023, The Author(s), under exclusive licence to Springer Nature Singapore Pte Ltd.
引用
收藏
相关论文
共 50 条
  • [1] A Case for Bufferless Routing in On-Chip Networks
    Moscibroda, Thomas
    Mutlu, Onur
    ISCA 2009: 36TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2009, : 196 - 207
  • [2] Modelling and Impact Analysis of Push Back Attack in 3D Bufferless Network on Chip
    Josna, V. R.
    Kunthara, Rose George
    James, Rekha K.
    Jose, John
    2023 IEEE 16TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP, MCSOC, 2023, : 426 - 432
  • [3] Cbufferless: A Novel Congestion Control for Bufferless Networks On-Chip
    Yan, Jili
    Lin, Xiaola
    Lai, Guoming
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER SCIENCE AND ENGINEERING (CSE 2013), 2013, 42 : 148 - 151
  • [4] Deflection aware congestion control mechanism for bufferless on-chip networks
    Fang, Juan
    Yao, Zhicheng
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (03): : 542 - 547
  • [5] Extending Bufferless On-Chip Networks to High-Throughput Workloads
    Kim, Hanjoon
    Kim, Changhyun
    Kim, Miri
    Won, Kanghee
    Kim, John
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 9 - 16
  • [6] Clumsy Flow Control for High-Throughput Bufferless On-Chip Networks
    Kim, Hanjoon
    Kim, Yonggon
    Kim, John
    IEEE COMPUTER ARCHITECTURE LETTERS, 2013, 12 (02) : 47 - 50
  • [7] DAReS: Deflection Aware Rerouting between Subnetworks in Bufferless On-Chip Networks
    Kunthara, Rose George
    James, Rekha K.
    Sleeba, Simi Zerine
    Jose, John
    PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, : 211 - 216
  • [8] Performance Analysis of On-chip Bufferless Router with Multi-ejection Ports
    Feng, Chaochao
    Liao, Zhuofan
    Lu, Zhonghai
    Jantsch, Axel
    Zhao, Zhenyu
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [9] Low-Cost Port Allocation Scheme for Minimizing Deflections in Bufferless On-Chip Networks
    Stojanovic, Igor Z.
    Jovanovic, Milica D.
    Djordjevic, Goran Lj.
    2013 21ST TELECOMMUNICATIONS FORUM (TELFOR), 2013, : 357 - 360
  • [10] Comparative Evaluation of FPGA and ASIC Implementations of Bufferless and Buffered Routing Algorithms for On-Chip Networks
    Cai, Yu
    Mai, Ken
    Mutlu, Onur
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 470 - 479