A 14-bit 500-MS/s DAC with 211-MHz 70 dB SFDR bandwidth using TRI-DEMRZ

被引:0
|
作者
Longqiang Lai
Xueqing Li
Jianan Liu
Huazhong Yang
机构
[1] Tsinghua University,Department of Electronics Engineering
[2] Xiaomi Inc.,undefined
关键词
Digital-to-analog converter (DAC); Dynamic element matching (DEM); Channel mismatch; Time-relaxed interleaving; Current-steering;
D O I
暂无
中图分类号
学科分类号
摘要
Time-relaxed interleaving dynamic element matching return-to-zero (TRI-DEMRZ) is proposed and verified in this paper to improve the spurious-free dynamic range (SFDR) of current-steering digital-to-analog converters (DACs). It incorporates time-relaxed interleaving (TRI), return-to-zero, and the dynamic-element-matching techniques, in a way that fosters the strength of each technique. As analyzed in this paper, merits beyond the combination of these techniques could be achieved. Firstly, TRI-DEMRZ provides a new dimension in the space domain, rather than the time domain, to explore the methods of mitigating nonlinear switching distortions. Secondly, this paper proves that, the image tone caused by typical channel mismatches between interleaved sub-DACs can be randomized into noise with TRI-DEMRZ. Circuit simulations and analysis are provided. An experimental 14-bit 500-MS/s current-steering DAC in 65 nm CMOS has been fabricated and measured, showing 81 dB SFDR at 5.5 MHz and more than 70 dB SFDR up to 211 MHz bandwidth. The SFDR improvement achieved by TRI-DEMRZ is more than 10 dB, which further verifies the effectiveness of TRI-DEMRZ.
引用
收藏
页码:133 / 145
页数:12
相关论文
共 33 条
  • [1] A 14-bit 500-MS/s DAC with 211-MHz 70 dB SFDR bandwidth using TRI-DEMRZ
    Lai, Longqiang
    Li, Xueqing
    Liu, Jianan
    Yang, Huazhong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 133 - 145
  • [2] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, 35 (03) : 156 - 161
  • [3] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, (03) : 156 - 161
  • [4] A 14-bit 500-MS/s DAC with digital background calibration
    Xu Zhen
    Li Xueqing
    Liu Jia'nan
    Wei Qi
    Luo Li
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (03)
  • [5] A 14-bit 80 MS/s CMOS ADC with 84.8 dB SFDR and 72 dB SNDR
    Cai, Hua
    Li, Ping
    Cen, Yuanjun
    Zhu, Zhiyong
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (02)
  • [6] A 14-bit 80 MS/s CMOS ADC with 84.8 dB SFDR and 72 dB SNDR
    蔡化
    李平
    岑远军
    朱志勇
    半导体学报, 2012, 33 (02) : 127 - 132
  • [7] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Ye, Fan
    Cheng, Long
    Lin, Kaihui
    Ren, Junyan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 503 - 508
  • [8] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Fan Ye
    Long Cheng
    Kaihui Lin
    Junyan Ren
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 503 - 508
  • [9] A 150MS/s 14-bit segmented DEM DAC with greater than 83dB of SFDR across the nyquist band
    Chan, Kok Lim
    Zhu, Jianyu
    Galton, Ian
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 200 - 201
  • [10] A 12-Bit 1.25-GS/s DAC in 90 nm CMOS With > 70 dB SFDR up to 500 MHz
    Tseng, Wei-Hsin
    Fan, Chi-Wei
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2845 - 2856