共 50 条
- [4] A 14-bit 500-MS/s DAC with 211-MHz 70 dB SFDR bandwidth using TRI-DEMRZ Analog Integrated Circuits and Signal Processing, 2018, 96 : 133 - 145
- [6] A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration 2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 308 - 312
- [7] A 14-bit Pipelined ADC with Digital Background Nonlinearity Calibration 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2448 - 2451
- [8] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC 2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
- [9] A 14-bit 20-MS/s pipelined ADC with digital distortion calibration 2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 61 - 64