A 14-bit 500-MS/s DAC with digital background calibration

被引:0
|
作者
徐震 [1 ]
李学清 [2 ]
刘嘉男 [2 ]
魏琦 [2 ]
骆丽 [1 ]
杨华中 [2 ]
机构
[1] School of Electronic and Information Engineering, Beijing Jiaotong University
[2] Circuits and System Laboratory, Department of Electronic Engineering, Tsinghua University
基金
国家高技术研究发展计划(863计划); 中国国家自然科学基金;
关键词
digital to analog converter(DAC); current-steering; digital background calibration;
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
Thelinearityofcurrent-steeringdigital-to-analogconverters(DACs)atlowsignalfrequenciesismainly limited by matching properties of current sources, so large-size current source arrays are widely used for better matching. This, however, results in large gradient errors and parasitic capacitance, which degrade the spurious free dynamic range(SFDR) for high-frequency signals. To overcome this problem, calibration is an effective method.In this paper, a digital background calibration technique for current-steering DACs is presented and verified by a 14-bit DAC in a 0.13 m standard CMOS process. The measured differential nonlinearity(DNL) and integral nonlinearity(INL) are 0.4 LSB and 1.2 LSB, respectively. At 500-MS/s, the SFDR is 70 dB and 50.3 dB for signals of 5.4 MHz and 224 MHz, respectively. The core area is 0.69 mm2and the power consumption is 165 mW from a mixed power supply with 1.2 V and 3.3 V.
引用
收藏
页码:156 / 161
页数:6
相关论文
共 50 条
  • [1] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, 35 (03) : 156 - 161
  • [2] A 14-bit 500-MS/s DAC with digital background calibration
    Xu Zhen
    Li Xueqing
    Liu Jia'nan
    Wei Qi
    Luo Li
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (03)
  • [3] A 14-Bit 500-MS/s Time-Interleaved ADC With Autocorrelation-Based Time Skew Calibration
    Wang, Xiao
    Li, Fule
    Jia, Wen
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 322 - 326
  • [4] A 14-bit 500-MS/s DAC with 211-MHz 70 dB SFDR bandwidth using TRI-DEMRZ
    Longqiang Lai
    Xueqing Li
    Jianan Liu
    Huazhong Yang
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 133 - 145
  • [5] A 14-bit 500-MS/s DAC with 211-MHz 70 dB SFDR bandwidth using TRI-DEMRZ
    Lai, Longqiang
    Li, Xueqing
    Liu, Jianan
    Yang, Huazhong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 133 - 145
  • [6] A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration
    Zhang, Yanhua
    Yang, Lijie
    Dang, Ruirui
    Xu, Zhiwei
    Song, Chunyi
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 308 - 312
  • [7] A 14-bit Pipelined ADC with Digital Background Nonlinearity Calibration
    Li, Weitao
    Sun, Cao
    Li, Fule
    Wang, Zhihua
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2448 - 2451
  • [8] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC
    He, Yajuan
    Chen, Bo
    Li, Qiang
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
  • [9] A 14-bit 20-MS/s pipelined ADC with digital distortion calibration
    Daito, Mutsuo
    Matsui, Hirofumi
    Ueda, Masaya
    Iizuka, Kunihiko
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 61 - 64
  • [10] 14-bit 20-MS/s pipelined ADC with digital distortion calibration
    Daito, Mutsuo
    Matsui, Hirofumi
    Ueda, Masaya
    Iizuka, Kunihiko
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) : 2417 - 2423