Electronics Hardware Chip Design for Router–Router Communication

被引:0
|
作者
Prateek Agarwal
Tanuj Kumar Garg
Adesh Kumar
机构
[1] Gurukula Kangri (Deemed to Be University),Department of Electronics and Communication Engineering, Faculty of Engineering and Technology
[2] University of Petroleum and Energy Studies,Department of Electrical and Electronics Engineering, School of Engineering
关键词
2D router; NoC; FPGA; Xilinx ISE; Data communication; VHDL simulation;
D O I
暂无
中图分类号
学科分类号
摘要
In contrast to scalar CPUs, end scaling refers to the use of heterogeneous multiprocessor systems-on-chip. Calculations made by an application consume less energy when it is run on the appropriate processor elements (PEs) that have been enhanced for difficult operations. However, as the PEs are increased, communication becomes more and more important. The on-chip interconnect technology of NoC uses scaled-down communication techniques from networks. A router is a physical or virtual device that acts as a shared form of gateway for material between two or more packet-switched processor networks. The router is used for NoC connection in SoC and concerned designs for router–router communication. This paper presents the hardware chip design of the 2D routers and employs router–router chip communication between two routers using independent chips and integrated NoC. The router hardware chip design is done in Xilinx Integrated System Environment (ISE) 14.7 software. Modelsim 10.0 is used for logic verification utilizing data packets sent from all input/output ports.
引用
收藏
页码:703 / 710
页数:7
相关论文
共 50 条
  • [1] Electronics Hardware Chip Design for Router-Router Communication
    Agarwal, Prateek
    Garg, Tanuj Kumar
    Kumar, Adesh
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2023, 93 (04) : 703 - 710
  • [2] THE CHAOS ROUTER CHIP - DESIGN AND IMPLEMENTATION OF AN ADAPTIVE ROUTER
    BOLDING, K
    CHEUNG, SC
    CHOI, SE
    EBELING, C
    HASSOUN, S
    NGO, TA
    WILLE, R
    [J]. VLSI 93, 1994, 42 : 311 - 320
  • [3] A HARDWARE ROUTER
    BREUER, MA
    SHAMSA, K
    [J]. JOURNAL OF DIGITAL SYSTEMS, 1980, 4 (04): : 393 - 408
  • [4] Design and Analysis of On-Chip Router
    Liu, Cheng
    Xiao, Liyi
    Fu, Fangfa
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1827 - 1830
  • [5] A Flexible Design of Network on Chip Router based on Handshaking Communication Mechanism
    Asghari, Seyyed Amir
    Pedram, Hossein
    Khademi, Mohammad
    [J]. 2009 14TH INTERNATIONAL COMPUTER CONFERENCE, 2009, : 224 - +
  • [6] An economical distrmuted design of a hardware based router
    Pervaiz, A
    Younas, M
    Hashmi, AG
    Malik, HW
    [J]. SCONEST 2004: Student Conference on Engineering Sciences and Technology, 2002, : 86 - 92
  • [7] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272
  • [8] Design of Efficient NOC Router for Chip Multiprocessor
    Kiran
    Solanki, Kamna
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 853 - 856
  • [9] Design and implementation of an enhanced on chip mesh router
    Langar, Manel
    Bourguiba, Riad
    Mouine, Jaouhar
    [J]. 2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [10] On-chip router
    Simon Pleasants
    [J]. Nature Photonics, 2014, 8 (2) : 85 - 85